luan.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * (C) Copyright 2005
  3. * John Otken, jotken@softadvances.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. #include <spd_sdram.h>
  28. #include "epld.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  31. /*************************************************************************
  32. * int board_early_init_f()
  33. *
  34. ************************************************************************/
  35. int board_early_init_f(void)
  36. {
  37. volatile epld_t *x = (epld_t *) CFG_EPLD_BASE;
  38. mtebc( pb0ap, 0x03800000 ); /* set chip selects */
  39. mtebc( pb0cr, 0xffc58000 ); /* ebc0_b0cr, 4MB at 0xffc00000 CS0 */
  40. mtebc( pb1ap, 0x03800000 );
  41. mtebc( pb1cr, 0xff018000 ); /* ebc0_b1cr, 1MB at 0xff000000 CS1 */
  42. mtebc( pb2ap, 0x03800000 );
  43. mtebc( pb2cr, 0xff838000 ); /* ebc0_b2cr, 2MB at 0xff800000 CS2 */
  44. mtdcr( uic1sr, 0xffffffff ); /* Clear all interrupts */
  45. mtdcr( uic1er, 0x00000000 ); /* disable all interrupts */
  46. mtdcr( uic1cr, 0x00000000 ); /* Set Critical / Non Critical interrupts */
  47. mtdcr( uic1pr, 0x7fff83ff ); /* Set Interrupt Polarities */
  48. mtdcr( uic1tr, 0x001f8000 ); /* Set Interrupt Trigger Levels */
  49. mtdcr( uic1vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  50. mtdcr( uic1sr, 0x00000000 ); /* clear all interrupts */
  51. mtdcr( uic1sr, 0xffffffff );
  52. mtdcr( uic0sr, 0xffffffff ); /* Clear all interrupts */
  53. mtdcr( uic0er, 0x00000000 ); /* disable all interrupts excepted cascade */
  54. mtdcr( uic0cr, 0x00000001 ); /* Set Critical / Non Critical interrupts */
  55. mtdcr( uic0pr, 0xffffffff ); /* Set Interrupt Polarities */
  56. mtdcr( uic0tr, 0x01000004 ); /* Set Interrupt Trigger Levels */
  57. mtdcr( uic0vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  58. mtdcr( uic0sr, 0x00000000 ); /* clear all interrupts */
  59. mtdcr( uic0sr, 0xffffffff );
  60. x->ethuart &= ~EPLD2_RESET_ETH_N; /* put Ethernet+PHY in reset */
  61. return 0;
  62. }
  63. /*************************************************************************
  64. * int misc_init_r()
  65. *
  66. ************************************************************************/
  67. int misc_init_r(void)
  68. {
  69. volatile epld_t *x = (epld_t *) CFG_EPLD_BASE;
  70. x->ethuart |= EPLD2_RESET_ETH_N; /* take Ethernet+PHY out of reset */
  71. return 0;
  72. }
  73. /*************************************************************************
  74. * int checkboard()
  75. *
  76. ************************************************************************/
  77. int checkboard(void)
  78. {
  79. char *s = getenv("serial#");
  80. printf("Board: Luan - AMCC PPC440SP Evaluation Board");
  81. if (s != NULL) {
  82. puts(", serial# ");
  83. puts(s);
  84. }
  85. putc('\n');
  86. return 0;
  87. }
  88. /*************************************************************************
  89. * int testdram()
  90. *
  91. ************************************************************************/
  92. #if defined(CFG_DRAM_TEST)
  93. int testdram(void)
  94. {
  95. unsigned long *mem = (unsigned long *) 0;
  96. const unsigned long kend = (1024 / sizeof(unsigned long));
  97. unsigned long k, n;
  98. mtmsr(0);
  99. for (k = 0; k < CFG_KBYTES_SDRAM;
  100. ++k, mem += (1024 / sizeof(unsigned long))) {
  101. if ((k & 1023) == 0) {
  102. printf("%3d MB\r", k / 1024);
  103. }
  104. memset(mem, 0xaaaaaaaa, 1024);
  105. for (n = 0; n < kend; ++n) {
  106. if (mem[n] != 0xaaaaaaaa) {
  107. printf("SDRAM test fails at: %08x\n",
  108. (uint) & mem[n]);
  109. return 1;
  110. }
  111. }
  112. memset(mem, 0x55555555, 1024);
  113. for (n = 0; n < kend; ++n) {
  114. if (mem[n] != 0x55555555) {
  115. printf("SDRAM test fails at: %08x\n",
  116. (uint) & mem[n]);
  117. return 1;
  118. }
  119. }
  120. }
  121. printf("SDRAM test passes\n");
  122. return 0;
  123. }
  124. #endif
  125. /*************************************************************************
  126. * pci_pre_init
  127. *
  128. * This routine is called just prior to registering the hose and gives
  129. * the board the opportunity to check things. Returning a value of zero
  130. * indicates that things are bad & PCI initialization should be aborted.
  131. *
  132. * Different boards may wish to customize the pci controller structure
  133. * (add regions, override default access routines, etc) or perform
  134. * certain pre-initialization actions.
  135. *
  136. ************************************************************************/
  137. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  138. int pci_pre_init( struct pci_controller *hose )
  139. {
  140. unsigned long strap;
  141. /*--------------------------------------------------------------------------+
  142. * The luan board is always configured as the host & requires the
  143. * PCI arbiter to be enabled.
  144. *--------------------------------------------------------------------------*/
  145. mfsdr(sdr_sdstp1, strap);
  146. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ) {
  147. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  148. return 0;
  149. }
  150. return 1;
  151. }
  152. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  153. /*************************************************************************
  154. * pci_target_init
  155. *
  156. * The bootstrap configuration provides default settings for the pci
  157. * inbound map (PIM). But the bootstrap config choices are limited and
  158. * may not be sufficient for a given board.
  159. *
  160. ************************************************************************/
  161. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  162. void pci_target_init(struct pci_controller *hose)
  163. {
  164. /*--------------------------------------------------------------------------+
  165. * Disable everything
  166. *--------------------------------------------------------------------------*/
  167. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  168. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  169. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  170. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  171. /*--------------------------------------------------------------------------+
  172. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  173. * options to not support sizes such as 128/256 MB.
  174. *--------------------------------------------------------------------------*/
  175. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  176. out32r( PCIX0_PIM0LAH, 0 );
  177. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  178. out32r( PCIX0_BAR0, 0 );
  179. /*--------------------------------------------------------------------------+
  180. * Program the board's subsystem id/vendor id
  181. *--------------------------------------------------------------------------*/
  182. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  183. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  184. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  185. }
  186. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  187. /*************************************************************************
  188. * is_pci_host
  189. *
  190. * This routine is called to determine if a pci scan should be
  191. * performed. With various hardware environments (especially cPCI and
  192. * PPMC) it's insufficient to depend on the state of the arbiter enable
  193. * bit in the strap register, or generic host/adapter assumptions.
  194. *
  195. * Rather than hard-code a bad assumption in the general 440 code, the
  196. * 440 pci code requires the board to decide at runtime.
  197. *
  198. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  199. *
  200. *
  201. ************************************************************************/
  202. #if defined(CONFIG_PCI)
  203. int is_pci_host(struct pci_controller *hose)
  204. {
  205. return 1;
  206. }
  207. #endif /* defined(CONFIG_PCI) */
  208. /*************************************************************************
  209. * hw_watchdog_reset
  210. *
  211. * This routine is called to reset (keep alive) the watchdog timer
  212. *
  213. ************************************************************************/
  214. #if defined(CONFIG_HW_WATCHDOG)
  215. void hw_watchdog_reset(void)
  216. {
  217. }
  218. #endif
  219. /*************************************************************************
  220. * int on_off()
  221. *
  222. ************************************************************************/
  223. static int on_off( const char *s )
  224. {
  225. if (strcmp(s, "on") == 0) {
  226. return 1;
  227. } else if (strcmp(s, "off") == 0) {
  228. return 0;
  229. }
  230. return -1;
  231. }
  232. /*************************************************************************
  233. * void l2cache_disable()
  234. *
  235. ************************************************************************/
  236. static void l2cache_disable(void)
  237. {
  238. mtdcr( l2_cache_cfg, 0 );
  239. }
  240. /*************************************************************************
  241. * void l2cache_enable()
  242. *
  243. ************************************************************************/
  244. static void l2cache_enable(void) /* see p258 7.4.1 Enabling L2 Cache */
  245. {
  246. mtdcr( l2_cache_cfg, 0x80000000 ); /* enable L2_MODE L2_CFG[L2M] */
  247. mtdcr( l2_cache_addr, 0 ); /* set L2_ADDR with all zeros */
  248. mtdcr( l2_cache_cmd, 0x80000000 ); /* issue HCLEAR command via L2_CMD */
  249. while (!(mfdcr( l2_cache_stat ) & 0x80000000 )) ;; /* poll L2_SR for completion */
  250. mtdcr( l2_cache_cmd, 0x10000000 ); /* clear cache errors L2_CMD[CCP] */
  251. mtdcr( l2_cache_cmd, 0x08000000 ); /* clear tag errors L2_CMD[CTE] */
  252. mtdcr( l2_cache_snp0, 0 ); /* snoop registers */
  253. mtdcr( l2_cache_snp1, 0 );
  254. __asm__ volatile ("sync"); /* msync */
  255. mtdcr( l2_cache_cfg, 0xe0000000 ); /* inst and data use L2 */
  256. __asm__ volatile ("sync");
  257. }
  258. /*************************************************************************
  259. * int l2cache_status()
  260. *
  261. ************************************************************************/
  262. static int l2cache_status(void)
  263. {
  264. return (mfdcr( l2_cache_cfg ) & 0x60000000) != 0;
  265. }
  266. /*************************************************************************
  267. * int do_l2cache()
  268. *
  269. ************************************************************************/
  270. int do_l2cache( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[] )
  271. {
  272. switch (argc) {
  273. case 2: /* on / off */
  274. switch (on_off(argv[1])) {
  275. case 0: l2cache_disable();
  276. break;
  277. case 1: l2cache_enable();
  278. break;
  279. }
  280. /* FALL TROUGH */
  281. case 1: /* get status */
  282. printf ("L2 Cache is %s\n",
  283. l2cache_status() ? "ON" : "OFF");
  284. return 0;
  285. default:
  286. printf ("Usage:\n%s\n", cmdtp->usage);
  287. return 1;
  288. }
  289. return 0;
  290. }
  291. U_BOOT_CMD(
  292. l2cache, 2, 1, do_l2cache,
  293. "l2cache - enable or disable L2 cache\n",
  294. "[on, off]\n"
  295. " - enable or disable L2 cache\n"
  296. );