memory.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* define DEBUG for debugging output (obviously ;-)) */
  24. #if 0
  25. #define DEBUG
  26. #endif
  27. #include <common.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <asm/gpio.h>
  31. /*
  32. * sdram_init - Dummy implementation for start.S, spd_sdram used on this board!
  33. */
  34. void sdram_init(void)
  35. {
  36. return;
  37. }
  38. static void cram_bcr_write(u32 wr_val)
  39. {
  40. wr_val <<= 2;
  41. /* set CRAM_CRE to 1 */
  42. gpio_write_bit(CFG_GPIO_CRAM_CRE, 1);
  43. /* Write BCR to CRAM on CS1 */
  44. out32(wr_val + 0x00200000, 0);
  45. debug("CRAM VAL: %08x for CS1 ", wr_val + 0x00200000);
  46. /* Write BCR to CRAM on CS2 */
  47. out32(wr_val + 0x02200000, 0);
  48. debug("CRAM VAL: %08x for CS2\n", wr_val + 0x02200000);
  49. sync();
  50. eieio();
  51. /* set CRAM_CRE back to 0 (normal operation) */
  52. gpio_write_bit(CFG_GPIO_CRAM_CRE, 0);
  53. return;
  54. }
  55. long int initdram(int board_type)
  56. {
  57. u32 val;
  58. /* 1. EBC need to program READY, CLK, ADV for ASync mode */
  59. gpio_config(CFG_GPIO_CRAM_CLK, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
  60. gpio_config(CFG_GPIO_CRAM_ADV, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
  61. gpio_config(CFG_GPIO_CRAM_CRE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
  62. gpio_config(CFG_GPIO_CRAM_WAIT, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG);
  63. /* 2. EBC in Async mode */
  64. mtebc(pb1ap, 0x078F1EC0);
  65. mtebc(pb2ap, 0x078F1EC0);
  66. mtebc(pb1cr, 0x000BC000);
  67. mtebc(pb2cr, 0x020BC000);
  68. /* 3. Set CRAM in Sync mode */
  69. cram_bcr_write(0x7012); /* CRAM burst setting */
  70. /* 4. EBC in Sync mode */
  71. mtebc(pb1ap, 0x9C0201C0);
  72. mtebc(pb2ap, 0x9C0201C0);
  73. /* Set GPIO pins back to alternate function */
  74. gpio_config(CFG_GPIO_CRAM_CLK, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG);
  75. gpio_config(CFG_GPIO_CRAM_ADV, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG);
  76. /* Config EBC to use RDY */
  77. mfsdr(sdrultra0, val);
  78. mtsdr(sdrultra0, val | 0x04000000);
  79. return (CFG_MBYTES_RAM << 20);
  80. }
  81. int testdram(void)
  82. {
  83. return (0);
  84. }