sorcery.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * (C) Copyright 2004
  3. * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8220 1
  30. #define CONFIG_SORCERY 1 /* Sorcery board */
  31. /* Input clock running at 60Mhz, read Hid1 for the CPU multiplier to
  32. determine the CPU speed. */
  33. #define CFG_MPC8220_CLKIN 60000000 /* ... running at 60MHz */
  34. #define CFG_MPC8220_SYSPLL_VCO_MULTIPLIER 8 /* VCO multiplier can't be read from any register */
  35. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  36. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  37. #define CFG_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
  38. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  39. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  40. #endif
  41. /*
  42. * Serial console configuration
  43. */
  44. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC */
  45. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  46. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  47. /*
  48. * Supported commands
  49. */
  50. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  51. CFG_CMD_BOOTD | \
  52. CFG_CMD_CACHE | \
  53. CFG_CMD_DHCP | \
  54. CFG_CMD_DIAG | \
  55. CFG_CMD_ELF | \
  56. CFG_CMD_I2C | \
  57. CFG_CMD_NET | \
  58. CFG_CMD_NFS | \
  59. CFG_CMD_PING | \
  60. CFG_CMD_REGINFO | \
  61. CFG_CMD_SDRAM | \
  62. CFG_CMD_SNTP | \
  63. 0)
  64. /* CFG_CMD_MII | \ */
  65. /* CFG_CMD_PCI | \ */
  66. /* CFG_CMD_USB | \ */
  67. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  68. #include <cmd_confdefs.h>
  69. /*
  70. * Default Environment
  71. */
  72. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  73. #define CONFIG_HOSTNAME sorcery
  74. #define CONFIG_PREBOOT "echo;" \
  75. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  76. "echo"
  77. #undef CONFIG_BOOTARGS
  78. #define CONFIG_EXTRA_ENV_SETTINGS \
  79. "netdev=eth0\0" \
  80. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  81. "nfsroot=$serverip:$rootpath\0" \
  82. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  83. "addip=setenv bootargs $bootargs " \
  84. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  85. ":$hostname:$netdev:off panic=1\0" \
  86. "flash_nfs=run nfsargs addip;" \
  87. "bootm $kernel_addr\0" \
  88. "flash_self=run ramargs addip;" \
  89. "bootm $kernel_addr $ramdisk_addr\0" \
  90. "net_nfs=tftp 200000 $bootfile;run nfsargs addip;bootm\0" \
  91. "rootpath=/opt/eldk/ppc_82xx\0" \
  92. "bootfile=/tftpboot/sorcery/uImage\0" \
  93. "kernel_addr=FFE00000\0" \
  94. "ramdisk_addr=FFB00000\0" \
  95. ""
  96. #define CONFIG_BOOTCOMMAND "run flash_self"
  97. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  98. #define CONFIG_NET_MULTI
  99. /*
  100. * I2C configuration
  101. */
  102. #define CONFIG_HARD_I2C 1
  103. #define CFG_I2C_MODULE 1
  104. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  105. #define CFG_I2C_SLAVE 0x7F
  106. /* Use the HUSH parser */
  107. #define CFG_HUSH_PARSER
  108. #ifdef CFG_HUSH_PARSER
  109. #define CFG_PROMPT_HUSH_PS2 "> "
  110. #endif
  111. /*
  112. * Flexbus Chipselect configuration
  113. * Beware: Some CS# seem to be mandatory (if these CS# are not set,
  114. * board can hang-up in unpredictable place).
  115. * Sorcery_Memory_Map v0.3 is possibly wrong with CPLD CS#
  116. */
  117. /* Flash */
  118. #define CFG_CS0_BASE 0xf800
  119. #define CFG_CS0_MASK 0x08000000 /* 128 MB (two chips) */
  120. /* Workaround of hang-up after setting ctrl register for flash
  121. After reset this register has value 0x003ffd80, which differs
  122. from suggested only by the number of wait states.
  123. #define CFG_CS0_CTRL 0x003f1580
  124. */
  125. /* NVM */
  126. #define CFG_CS1_BASE 0xf100
  127. #define CFG_CS1_MASK 0x00080000 /* 512K */
  128. #define CFG_CS1_CTRL 0x003ffd40 /* 8bit port size? */
  129. /* Atlas2 + Gemini */
  130. /* This CS# is mandatory? */
  131. #define CFG_CS2_BASE 0xf10A
  132. #define CFG_CS2_MASK 0x00020000 /* 2x64K*/
  133. #define CFG_CS2_CTRL 0x003ffd00 /* 32bit port size? */
  134. /* CAN Controller */
  135. /* This CS# is mandatory? */
  136. #define CFG_CS3_BASE 0xf10C
  137. #define CFG_CS3_MASK 0x00010000 /* 64K */
  138. #define CFG_CS3_CTRL 0x003ffd40 /* 8Bit port size */
  139. /* Foreign interface */
  140. #define CFG_CS4_BASE 0xF10D
  141. #define CFG_CS4_MASK 0x00010000 /* 64K */
  142. #define CFG_CS4_CTRL 0x003ffd80 /* 16bit port size */
  143. /* CPLD? */
  144. /* This CS# is mandatory? */
  145. #define CFG_CS5_BASE 0xF108
  146. #define CFG_CS5_MASK 0x00010000
  147. #define CFG_CS5_CTRL 0x003ffd80 /* 16bit port size */
  148. #define CFG_FLASH0_BASE (CFG_CS0_BASE << 16)
  149. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  150. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks (actually 4? (at least 2)) */
  151. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip (actually 256) */
  152. #define PHYS_AMD_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */
  153. #define CFG_FLASH_CFI_DRIVER
  154. #define CFG_FLASH_CFI
  155. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, \
  156. CFG_FLASH_BASE+0x04000000 } /* two banks */
  157. /*
  158. * Environment settings
  159. */
  160. #define CFG_ENV_IS_IN_FLASH 1
  161. #define CFG_ENV_ADDR (CFG_FLASH0_BASE)
  162. #define CFG_ENV_SIZE PHYS_AMD_SECT_SIZE
  163. #define CFG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE
  164. #define CONFIG_ENV_OVERWRITE 1
  165. #if defined CFG_ENV_IS_IN_FLASH
  166. #undef CFG_ENV_IS_IN_NVRAM
  167. #undef CFG_ENV_IS_IN_EEPROM
  168. #elif defined CFG_ENV_IS_IN_NVRAM
  169. #undef CFG_ENV_IS_IN_FLASH
  170. #undef CFG_ENV_IS_IN_EEPROM
  171. #elif defined CFG_ENV_IS_IN_EEPROM
  172. #undef CFG_ENV_IS_IN_NVRAM
  173. #undef CFG_ENV_IS_IN_FLASH
  174. #endif
  175. /*
  176. * Memory map
  177. */
  178. #define CFG_MBAR 0xF0000000
  179. #define CFG_SDRAM_BASE 0x00000000
  180. #define CFG_DEFAULT_MBAR 0x80000000
  181. #define CFG_SRAM_BASE (CFG_MBAR + 0x20000)
  182. #define CFG_SRAM_SIZE 0x8000
  183. /* Use SRAM until RAM will be available */
  184. #define CFG_INIT_RAM_ADDR (CFG_MBAR + 0x20000)
  185. #define CFG_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
  186. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  187. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  188. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  189. #define CFG_MONITOR_BASE TEXT_BASE
  190. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  191. # define CFG_RAMBOOT 1
  192. #endif
  193. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  194. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  195. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  196. /* SDRAM configuration (for SPD) */
  197. #define CFG_SDRAM_TOTAL_BANKS 1
  198. #define CFG_SDRAM_SPD_I2C_ADDR 0x50 /* 7bit */
  199. #define CFG_SDRAM_SPD_SIZE 0x100
  200. #define CFG_SDRAM_CAS_LATENCY 5 /* (CL=2.5)x2 */
  201. /*
  202. * Ethernet configuration
  203. */
  204. #define CONFIG_MPC8220_FEC 1
  205. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  206. #define CONFIG_PHY_ADDR 0x1F
  207. /*
  208. * Miscellaneous configurable options
  209. */
  210. #define CFG_LONGHELP /* undef to save memory */
  211. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  212. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  213. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  214. #else
  215. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  216. #endif
  217. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  218. #define CFG_MAXARGS 16 /* max number of command args */
  219. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  220. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  221. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  222. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  223. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  224. /*
  225. * Various low-level settings
  226. */
  227. #define CFG_HID0_INIT 0
  228. #define CFG_HID0_FINAL 0
  229. #endif /* __CONFIG_H */