start.S 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000 - 2003 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * U-Boot - Startup Code for MPC8220 CPUs
  26. */
  27. #include <config.h>
  28. #include <mpc8220.h>
  29. #include <version.h>
  30. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  31. #include <ppc_asm.tmpl>
  32. #include <ppc_defs.h>
  33. #include <asm/cache.h>
  34. #include <asm/mmu.h>
  35. #ifndef CONFIG_IDENT_STRING
  36. #define CONFIG_IDENT_STRING ""
  37. #endif
  38. /* We don't want the MMU yet.
  39. */
  40. #undef MSR_KERNEL
  41. /* Floating Point enable, Machine Check and Recoverable Interr. */
  42. #ifdef DEBUG
  43. #define MSR_KERNEL (MSR_FP|MSR_RI)
  44. #else
  45. #define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI)
  46. #endif
  47. /*
  48. * Set up GOT: Global Offset Table
  49. *
  50. * Use r14 to access the GOT
  51. */
  52. START_GOT
  53. GOT_ENTRY(_GOT2_TABLE_)
  54. GOT_ENTRY(_FIXUP_TABLE_)
  55. GOT_ENTRY(_start)
  56. GOT_ENTRY(_start_of_vectors)
  57. GOT_ENTRY(_end_of_vectors)
  58. GOT_ENTRY(transfer_to_handler)
  59. GOT_ENTRY(__init_end)
  60. GOT_ENTRY(_end)
  61. GOT_ENTRY(__bss_start)
  62. END_GOT
  63. /*
  64. * Version string
  65. */
  66. .data
  67. .globl version_string
  68. version_string:
  69. .ascii U_BOOT_VERSION
  70. .ascii " (", __DATE__, " - ", __TIME__, ")"
  71. .ascii CONFIG_IDENT_STRING, "\0"
  72. /*
  73. * Exception vectors
  74. */
  75. .text
  76. . = EXC_OFF_SYS_RESET
  77. .globl _start
  78. _start:
  79. li r21, BOOTFLAG_COLD /* Normal Power-On */
  80. nop
  81. b boot_cold
  82. . = EXC_OFF_SYS_RESET + 0x10
  83. .globl _start_warm
  84. _start_warm:
  85. li r21, BOOTFLAG_WARM /* Software reboot */
  86. b boot_warm
  87. boot_cold:
  88. boot_warm:
  89. mfmsr r5 /* save msr contents */
  90. /* replace default MBAR base address from 0x80000000
  91. to 0xf0000000 */
  92. #if defined(CFG_DEFAULT_MBAR) && !defined(CFG_RAMBOOT)
  93. lis r3, CFG_MBAR@h
  94. ori r3, r3, CFG_MBAR@l
  95. /* MBAR is mirrored into the MBAR SPR */
  96. mtspr MBAR,r3
  97. mtspr SPRN_SPRG7W,r3
  98. lis r4, CFG_DEFAULT_MBAR@h
  99. stw r3, 0(r4)
  100. #endif /* CFG_DEFAULT_MBAR */
  101. /* Initialise the MPC8220 processor core */
  102. /*--------------------------------------------------------------*/
  103. bl init_8220_core
  104. /* initialize some things that are hard to access from C */
  105. /*--------------------------------------------------------------*/
  106. /* set up stack in on-chip SRAM */
  107. lis r3, CFG_INIT_RAM_ADDR@h
  108. ori r3, r3, CFG_INIT_RAM_ADDR@l
  109. ori r1, r3, CFG_INIT_SP_OFFSET
  110. li r0, 0 /* Make room for stack frame header and */
  111. stwu r0, -4(r1) /* clear final stack frame so that */
  112. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  113. /* let the C-code set up the rest */
  114. /* */
  115. /* Be careful to keep code relocatable ! */
  116. /*--------------------------------------------------------------*/
  117. GET_GOT /* initialize GOT access */
  118. /* r3: IMMR */
  119. bl cpu_init_f /* run low-level CPU init code (in Flash)*/
  120. mr r3, r21
  121. /* r3: BOOTFLAG */
  122. bl board_init_f /* run 1st part of board init code (in Flash)*/
  123. /*
  124. * Vector Table
  125. */
  126. .globl _start_of_vectors
  127. _start_of_vectors:
  128. /* Machine check */
  129. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  130. /* Data Storage exception. */
  131. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  132. /* Instruction Storage exception. */
  133. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  134. /* External Interrupt exception. */
  135. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  136. /* Alignment exception. */
  137. . = 0x600
  138. Alignment:
  139. EXCEPTION_PROLOG
  140. mfspr r4,DAR
  141. stw r4,_DAR(r21)
  142. mfspr r5,DSISR
  143. stw r5,_DSISR(r21)
  144. addi r3,r1,STACK_FRAME_OVERHEAD
  145. li r20,MSR_KERNEL
  146. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  147. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  148. lwz r6,GOT(transfer_to_handler)
  149. mtlr r6
  150. blrl
  151. .L_Alignment:
  152. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  153. .long int_return - _start + EXC_OFF_SYS_RESET
  154. /* Program check exception */
  155. . = 0x700
  156. ProgramCheck:
  157. EXCEPTION_PROLOG
  158. addi r3,r1,STACK_FRAME_OVERHEAD
  159. li r20,MSR_KERNEL
  160. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  161. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  162. lwz r6,GOT(transfer_to_handler)
  163. mtlr r6
  164. blrl
  165. .L_ProgramCheck:
  166. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  167. .long int_return - _start + EXC_OFF_SYS_RESET
  168. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  169. /* I guess we could implement decrementer, and may have
  170. * to someday for timekeeping.
  171. */
  172. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  173. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  174. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  175. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  176. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  177. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  178. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  179. STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException)
  180. STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException)
  181. STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException)
  182. #ifdef DEBUG
  183. . = 0x1300
  184. /*
  185. * This exception occurs when the program counter matches the
  186. * Instruction Address Breakpoint Register (IABR).
  187. *
  188. * I want the cpu to halt if this occurs so I can hunt around
  189. * with the debugger and look at things.
  190. *
  191. * When DEBUG is defined, both machine check enable (in the MSR)
  192. * and checkstop reset enable (in the reset mode register) are
  193. * turned off and so a checkstop condition will result in the cpu
  194. * halting.
  195. *
  196. * I force the cpu into a checkstop condition by putting an illegal
  197. * instruction here (at least this is the theory).
  198. *
  199. * well - that didnt work, so just do an infinite loop!
  200. */
  201. 1: b 1b
  202. #else
  203. STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException)
  204. #endif
  205. STD_EXCEPTION(0x1400, SMI, UnknownException)
  206. STD_EXCEPTION(0x1500, Trap_15, UnknownException)
  207. STD_EXCEPTION(0x1600, Trap_16, UnknownException)
  208. STD_EXCEPTION(0x1700, Trap_17, UnknownException)
  209. STD_EXCEPTION(0x1800, Trap_18, UnknownException)
  210. STD_EXCEPTION(0x1900, Trap_19, UnknownException)
  211. STD_EXCEPTION(0x1a00, Trap_1a, UnknownException)
  212. STD_EXCEPTION(0x1b00, Trap_1b, UnknownException)
  213. STD_EXCEPTION(0x1c00, Trap_1c, UnknownException)
  214. STD_EXCEPTION(0x1d00, Trap_1d, UnknownException)
  215. STD_EXCEPTION(0x1e00, Trap_1e, UnknownException)
  216. STD_EXCEPTION(0x1f00, Trap_1f, UnknownException)
  217. STD_EXCEPTION(0x2000, Trap_20, UnknownException)
  218. STD_EXCEPTION(0x2100, Trap_21, UnknownException)
  219. STD_EXCEPTION(0x2200, Trap_22, UnknownException)
  220. STD_EXCEPTION(0x2300, Trap_23, UnknownException)
  221. STD_EXCEPTION(0x2400, Trap_24, UnknownException)
  222. STD_EXCEPTION(0x2500, Trap_25, UnknownException)
  223. STD_EXCEPTION(0x2600, Trap_26, UnknownException)
  224. STD_EXCEPTION(0x2700, Trap_27, UnknownException)
  225. STD_EXCEPTION(0x2800, Trap_28, UnknownException)
  226. STD_EXCEPTION(0x2900, Trap_29, UnknownException)
  227. STD_EXCEPTION(0x2a00, Trap_2a, UnknownException)
  228. STD_EXCEPTION(0x2b00, Trap_2b, UnknownException)
  229. STD_EXCEPTION(0x2c00, Trap_2c, UnknownException)
  230. STD_EXCEPTION(0x2d00, Trap_2d, UnknownException)
  231. STD_EXCEPTION(0x2e00, Trap_2e, UnknownException)
  232. STD_EXCEPTION(0x2f00, Trap_2f, UnknownException)
  233. .globl _end_of_vectors
  234. _end_of_vectors:
  235. . = 0x3000
  236. /*
  237. * This code finishes saving the registers to the exception frame
  238. * and jumps to the appropriate handler for the exception.
  239. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  240. */
  241. .globl transfer_to_handler
  242. transfer_to_handler:
  243. stw r22,_NIP(r21)
  244. lis r22,MSR_POW@h
  245. andc r23,r23,r22
  246. stw r23,_MSR(r21)
  247. SAVE_GPR(7, r21)
  248. SAVE_4GPRS(8, r21)
  249. SAVE_8GPRS(12, r21)
  250. SAVE_8GPRS(24, r21)
  251. mflr r23
  252. andi. r24,r23,0x3f00 /* get vector offset */
  253. stw r24,TRAP(r21)
  254. li r22,0
  255. stw r22,RESULT(r21)
  256. lwz r24,0(r23) /* virtual address of handler */
  257. lwz r23,4(r23) /* where to go when done */
  258. mtspr SRR0,r24
  259. mtspr SRR1,r20
  260. mtlr r23
  261. SYNC
  262. rfi /* jump to handler, enable MMU */
  263. int_return:
  264. mfmsr r28 /* Disable interrupts */
  265. li r4,0
  266. ori r4,r4,MSR_EE
  267. andc r28,r28,r4
  268. SYNC /* Some chip revs need this... */
  269. mtmsr r28
  270. SYNC
  271. lwz r2,_CTR(r1)
  272. lwz r0,_LINK(r1)
  273. mtctr r2
  274. mtlr r0
  275. lwz r2,_XER(r1)
  276. lwz r0,_CCR(r1)
  277. mtspr XER,r2
  278. mtcrf 0xFF,r0
  279. REST_10GPRS(3, r1)
  280. REST_10GPRS(13, r1)
  281. REST_8GPRS(23, r1)
  282. REST_GPR(31, r1)
  283. lwz r2,_NIP(r1) /* Restore environment */
  284. lwz r0,_MSR(r1)
  285. mtspr SRR0,r2
  286. mtspr SRR1,r0
  287. lwz r0,GPR0(r1)
  288. lwz r2,GPR2(r1)
  289. lwz r1,GPR1(r1)
  290. SYNC
  291. rfi
  292. /*
  293. * This code initialises the MPC8220 processor core
  294. * (conforms to PowerPC 603e spec)
  295. * Note: expects original MSR contents to be in r5.
  296. */
  297. .globl init_8220_core
  298. init_8220_core:
  299. /* Initialize machine status; enable machine check interrupt */
  300. /*--------------------------------------------------------------*/
  301. li r3, MSR_KERNEL /* Set ME and RI flags */
  302. rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */
  303. #ifdef DEBUG
  304. rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */
  305. #endif
  306. SYNC /* Some chip revs need this... */
  307. mtmsr r3
  308. SYNC
  309. mtspr SRR1, r3 /* Make SRR1 match MSR */
  310. /* Initialize the Hardware Implementation-dependent Registers */
  311. /* HID0 also contains cache control */
  312. /*--------------------------------------------------------------*/
  313. lis r3, CFG_HID0_INIT@h
  314. ori r3, r3, CFG_HID0_INIT@l
  315. SYNC
  316. mtspr HID0, r3
  317. lis r3, CFG_HID0_FINAL@h
  318. ori r3, r3, CFG_HID0_FINAL@l
  319. SYNC
  320. mtspr HID0, r3
  321. /* Enable Extra BATs */
  322. mfspr r3, 1011 /* HID2 */
  323. lis r4, 0x0004
  324. ori r4, r4, 0x0000
  325. or r4, r4, r3
  326. mtspr 1011, r4
  327. sync
  328. /* clear all BAT's */
  329. /*--------------------------------------------------------------*/
  330. li r0, 0
  331. mtspr DBAT0U, r0
  332. mtspr DBAT0L, r0
  333. mtspr DBAT1U, r0
  334. mtspr DBAT1L, r0
  335. mtspr DBAT2U, r0
  336. mtspr DBAT2L, r0
  337. mtspr DBAT3U, r0
  338. mtspr DBAT3L, r0
  339. mtspr DBAT4U, r0
  340. mtspr DBAT4L, r0
  341. mtspr DBAT5U, r0
  342. mtspr DBAT5L, r0
  343. mtspr DBAT6U, r0
  344. mtspr DBAT6L, r0
  345. mtspr DBAT7U, r0
  346. mtspr DBAT7L, r0
  347. mtspr IBAT0U, r0
  348. mtspr IBAT0L, r0
  349. mtspr IBAT1U, r0
  350. mtspr IBAT1L, r0
  351. mtspr IBAT2U, r0
  352. mtspr IBAT2L, r0
  353. mtspr IBAT3U, r0
  354. mtspr IBAT3L, r0
  355. mtspr IBAT4U, r0
  356. mtspr IBAT4L, r0
  357. mtspr IBAT5U, r0
  358. mtspr IBAT5L, r0
  359. mtspr IBAT6U, r0
  360. mtspr IBAT6L, r0
  361. mtspr IBAT7U, r0
  362. mtspr IBAT7L, r0
  363. SYNC
  364. /* invalidate all tlb's */
  365. /* */
  366. /* From the 603e User Manual: "The 603e provides the ability to */
  367. /* invalidate a TLB entry. The TLB Invalidate Entry (tlbie) */
  368. /* instruction invalidates the TLB entry indexed by the EA, and */
  369. /* operates on both the instruction and data TLBs simultaneously*/
  370. /* invalidating four TLB entries (both sets in each TLB). The */
  371. /* index corresponds to bits 15-19 of the EA. To invalidate all */
  372. /* entries within both TLBs, 32 tlbie instructions should be */
  373. /* issued, incrementing this field by one each time." */
  374. /* */
  375. /* "Note that the tlbia instruction is not implemented on the */
  376. /* 603e." */
  377. /* */
  378. /* bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 */
  379. /* incrementing by 0x1000 each time. The code below is sort of */
  380. /* based on code in "flush_tlbs" from arch/ppc/kernel/head.S */
  381. /* */
  382. /*--------------------------------------------------------------*/
  383. li r3, 32
  384. mtctr r3
  385. li r3, 0
  386. 1: tlbie r3
  387. addi r3, r3, 0x1000
  388. bdnz 1b
  389. SYNC
  390. /* Done! */
  391. /*--------------------------------------------------------------*/
  392. blr
  393. /* Cache functions.
  394. *
  395. * Note: requires that all cache bits in
  396. * HID0 are in the low half word.
  397. */
  398. .globl icache_enable
  399. icache_enable:
  400. lis r4, 0
  401. ori r4, r4, CFG_HID0_INIT /* set ICE & ICFI bit */
  402. rlwinm r3, r4, 0, 21, 19 /* clear the ICFI bit */
  403. /*
  404. * The setting of the instruction cache enable (ICE) bit must be
  405. * preceded by an isync instruction to prevent the cache from being
  406. * enabled or disabled while an instruction access is in progress.
  407. */
  408. isync
  409. mtspr HID0, r4 /* Enable Instr Cache & Inval cache */
  410. mtspr HID0, r3 /* using 2 consec instructions */
  411. isync
  412. blr
  413. .globl icache_disable
  414. icache_disable:
  415. mfspr r3, HID0
  416. rlwinm r3, r3, 0, 17, 15 /* clear the ICE bit */
  417. mtspr HID0, r3
  418. isync
  419. blr
  420. .globl icache_status
  421. icache_status:
  422. mfspr r3, HID0
  423. rlwinm r3, r3, HID0_ICE_BITPOS + 1, 31, 31
  424. blr
  425. .globl dcache_enable
  426. dcache_enable:
  427. lis r4, 0
  428. ori r4, r4, HID0_DCE|HID0_DCFI /* set DCE & DCFI bit */
  429. rlwinm r3, r4, 0, 22, 20 /* clear the DCFI bit */
  430. /* Enable address translation in MSR bit */
  431. mfmsr r5
  432. ori r5, r5, 0x
  433. /*
  434. * The setting of the instruction cache enable (ICE) bit must be
  435. * preceded by an isync instruction to prevent the cache from being
  436. * enabled or disabled while an instruction access is in progress.
  437. */
  438. isync
  439. mtspr HID0, r4 /* Enable Data Cache & Inval cache*/
  440. mtspr HID0, r3 /* using 2 consec instructions */
  441. isync
  442. blr
  443. .globl dcache_disable
  444. dcache_disable:
  445. mfspr r3, HID0
  446. rlwinm r3, r3, 0, 18, 16 /* clear the DCE bit */
  447. mtspr HID0, r3
  448. isync
  449. blr
  450. .globl dcache_status
  451. dcache_status:
  452. mfspr r3, HID0
  453. rlwinm r3, r3, HID0_DCE_BITPOS + 1, 31, 31
  454. blr
  455. .globl get_pvr
  456. get_pvr:
  457. mfspr r3, PVR
  458. blr
  459. /*------------------------------------------------------------------------------*/
  460. /*
  461. * void relocate_code (addr_sp, gd, addr_moni)
  462. *
  463. * This "function" does not return, instead it continues in RAM
  464. * after relocating the monitor code.
  465. *
  466. * r3 = dest
  467. * r4 = src
  468. * r5 = length in bytes
  469. * r6 = cachelinesize
  470. */
  471. .globl relocate_code
  472. relocate_code:
  473. mr r1, r3 /* Set new stack pointer */
  474. mr r9, r4 /* Save copy of Global Data pointer */
  475. mr r10, r5 /* Save copy of Destination Address */
  476. mr r3, r5 /* Destination Address */
  477. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  478. ori r4, r4, CFG_MONITOR_BASE@l
  479. lwz r5, GOT(__init_end)
  480. sub r5, r5, r4
  481. li r6, CFG_CACHELINE_SIZE /* Cache Line Size */
  482. /*
  483. * Fix GOT pointer:
  484. *
  485. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  486. *
  487. * Offset:
  488. */
  489. sub r15, r10, r4
  490. /* First our own GOT */
  491. add r14, r14, r15
  492. /* then the one used by the C code */
  493. add r30, r30, r15
  494. /*
  495. * Now relocate code
  496. */
  497. cmplw cr1,r3,r4
  498. addi r0,r5,3
  499. srwi. r0,r0,2
  500. beq cr1,4f /* In place copy is not necessary */
  501. beq 7f /* Protect against 0 count */
  502. mtctr r0
  503. bge cr1,2f
  504. la r8,-4(r4)
  505. la r7,-4(r3)
  506. 1: lwzu r0,4(r8)
  507. stwu r0,4(r7)
  508. bdnz 1b
  509. b 4f
  510. 2: slwi r0,r0,2
  511. add r8,r4,r0
  512. add r7,r3,r0
  513. 3: lwzu r0,-4(r8)
  514. stwu r0,-4(r7)
  515. bdnz 3b
  516. /*
  517. * Now flush the cache: note that we must start from a cache aligned
  518. * address. Otherwise we might miss one cache line.
  519. */
  520. 4: cmpwi r6,0
  521. add r5,r3,r5
  522. beq 7f /* Always flush prefetch queue in any case */
  523. subi r0,r6,1
  524. andc r3,r3,r0
  525. mfspr r7,HID0 /* don't do dcbst if dcache is disabled */
  526. rlwinm r7,r7,HID0_DCE_BITPOS+1,31,31
  527. cmpwi r7,0
  528. beq 9f
  529. mr r4,r3
  530. 5: dcbst 0,r4
  531. add r4,r4,r6
  532. cmplw r4,r5
  533. blt 5b
  534. sync /* Wait for all dcbst to complete on bus */
  535. 9: mfspr r7,HID0 /* don't do icbi if icache is disabled */
  536. rlwinm r7,r7,HID0_ICE_BITPOS+1,31,31
  537. cmpwi r7,0
  538. beq 7f
  539. mr r4,r3
  540. 6: icbi 0,r4
  541. add r4,r4,r6
  542. cmplw r4,r5
  543. blt 6b
  544. 7: sync /* Wait for all icbi to complete on bus */
  545. isync
  546. /*
  547. * We are done. Do not return, instead branch to second part of board
  548. * initialization, now running from RAM.
  549. */
  550. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  551. mtlr r0
  552. blr
  553. in_ram:
  554. /*
  555. * Relocation Function, r14 point to got2+0x8000
  556. *
  557. * Adjust got2 pointers, no need to check for 0, this code
  558. * already puts a few entries in the table.
  559. */
  560. li r0,__got2_entries@sectoff@l
  561. la r3,GOT(_GOT2_TABLE_)
  562. lwz r11,GOT(_GOT2_TABLE_)
  563. mtctr r0
  564. sub r11,r3,r11
  565. addi r3,r3,-4
  566. 1: lwzu r0,4(r3)
  567. add r0,r0,r11
  568. stw r0,0(r3)
  569. bdnz 1b
  570. /*
  571. * Now adjust the fixups and the pointers to the fixups
  572. * in case we need to move ourselves again.
  573. */
  574. 2: li r0,__fixup_entries@sectoff@l
  575. lwz r3,GOT(_FIXUP_TABLE_)
  576. cmpwi r0,0
  577. mtctr r0
  578. addi r3,r3,-4
  579. beq 4f
  580. 3: lwzu r4,4(r3)
  581. lwzux r0,r4,r11
  582. add r0,r0,r11
  583. stw r10,0(r3)
  584. stw r0,0(r4)
  585. bdnz 3b
  586. 4:
  587. clear_bss:
  588. /*
  589. * Now clear BSS segment
  590. */
  591. lwz r3,GOT(__bss_start)
  592. lwz r4,GOT(_end)
  593. cmplw 0, r3, r4
  594. beq 6f
  595. li r0, 0
  596. 5:
  597. stw r0, 0(r3)
  598. addi r3, r3, 4
  599. cmplw 0, r3, r4
  600. bne 5b
  601. 6:
  602. mr r3, r9 /* Global Data pointer */
  603. mr r4, r10 /* Destination Address */
  604. bl board_init_r
  605. /*
  606. * Copy exception vector code to low memory
  607. *
  608. * r3: dest_addr
  609. * r7: source address, r8: end address, r9: target address
  610. */
  611. .globl trap_init
  612. trap_init:
  613. lwz r7, GOT(_start)
  614. lwz r8, GOT(_end_of_vectors)
  615. li r9, 0x100 /* reset vector always at 0x100 */
  616. cmplw 0, r7, r8
  617. bgelr /* return if r7>=r8 - just in case */
  618. mflr r4 /* save link register */
  619. 1:
  620. lwz r0, 0(r7)
  621. stw r0, 0(r9)
  622. addi r7, r7, 4
  623. addi r9, r9, 4
  624. cmplw 0, r7, r8
  625. bne 1b
  626. /*
  627. * relocate `hdlr' and `int_return' entries
  628. */
  629. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  630. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  631. 2:
  632. bl trap_reloc
  633. addi r7, r7, 0x100 /* next exception vector */
  634. cmplw 0, r7, r8
  635. blt 2b
  636. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  637. bl trap_reloc
  638. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  639. bl trap_reloc
  640. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  641. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  642. 3:
  643. bl trap_reloc
  644. addi r7, r7, 0x100 /* next exception vector */
  645. cmplw 0, r7, r8
  646. blt 3b
  647. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  648. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  649. 4:
  650. bl trap_reloc
  651. addi r7, r7, 0x100 /* next exception vector */
  652. cmplw 0, r7, r8
  653. blt 4b
  654. mfmsr r3 /* now that the vectors have */
  655. lis r7, MSR_IP@h /* relocated into low memory */
  656. ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */
  657. andc r3, r3, r7 /* (if it was on) */
  658. SYNC /* Some chip revs need this... */
  659. mtmsr r3
  660. SYNC
  661. mtlr r4 /* restore link register */
  662. blr
  663. /*
  664. * Function: relocate entries for one exception vector
  665. */
  666. trap_reloc:
  667. lwz r0, 0(r7) /* hdlr ... */
  668. add r0, r0, r3 /* ... += dest_addr */
  669. stw r0, 0(r7)
  670. lwz r0, 4(r7) /* int_return ... */
  671. add r0, r0, r3 /* ... += dest_addr */
  672. stw r0, 4(r7)
  673. blr