sbc8349.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * WindRiver SBC8349 U-Boot configuration file.
  3. * Copyright (c) 2006, 2007 Wind River Systems, Inc.
  4. *
  5. * Paul Gortmaker <paul.gortmaker@windriver.com>
  6. * Based on the MPC8349EMDS config.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * sbc8349 board configuration file.
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #undef DEBUG
  32. /*
  33. * High Level Configuration Options
  34. */
  35. #define CONFIG_E300 1 /* E300 Family */
  36. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  37. #define CONFIG_MPC834X 1 /* MPC834X family */
  38. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  39. #define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
  40. #undef CONFIG_PCI
  41. /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
  42. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  43. #define PCI_66M
  44. #ifdef PCI_66M
  45. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  46. #else
  47. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  48. #endif
  49. #ifndef CONFIG_SYS_CLK_FREQ
  50. #ifdef PCI_66M
  51. #define CONFIG_SYS_CLK_FREQ 66000000
  52. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  53. #else
  54. #define CONFIG_SYS_CLK_FREQ 33000000
  55. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  56. #endif
  57. #endif
  58. #undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  59. #define CFG_IMMR 0xE0000000
  60. #undef CFG_DRAM_TEST /* memory test, takes time */
  61. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  62. #define CFG_MEMTEST_END 0x00100000
  63. /*
  64. * DDR Setup
  65. */
  66. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  67. #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  68. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  69. #define CFG_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
  70. /*
  71. * 32-bit data path mode.
  72. *
  73. * Please note that using this mode for devices with the real density of 64-bit
  74. * effectively reduces the amount of available memory due to the effect of
  75. * wrapping around while translating address to row/columns, for example in the
  76. * 256MB module the upper 128MB get aliased with contents of the lower
  77. * 128MB); normally this define should be used for devices with real 32-bit
  78. * data path.
  79. */
  80. #undef CONFIG_DDR_32BIT
  81. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  82. #define CFG_SDRAM_BASE CFG_DDR_BASE
  83. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  84. #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  85. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  86. #define CONFIG_DDR_2T_TIMING
  87. #if defined(CONFIG_SPD_EEPROM)
  88. /*
  89. * Determine DDR configuration from I2C interface.
  90. */
  91. #define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
  92. #else
  93. /*
  94. * Manually set up DDR parameters
  95. * NB: manual DDR setup untested on sbc834x
  96. */
  97. #define CFG_DDR_SIZE 256 /* MB */
  98. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  99. #define CFG_DDR_TIMING_1 0x36332321
  100. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  101. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  102. #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  103. #if defined(CONFIG_DDR_32BIT)
  104. /* set burst length to 8 for 32-bit data path */
  105. #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
  106. #else
  107. /* the default burst length is 4 - for 64-bit data path */
  108. #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
  109. #endif
  110. #endif
  111. /*
  112. * SDRAM on the Local Bus
  113. */
  114. #define CFG_LBC_SDRAM_BASE 0x10000000 /* Localbus SDRAM */
  115. #define CFG_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
  116. /*
  117. * FLASH on the Local Bus
  118. */
  119. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  120. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  121. #define CFG_FLASH_BASE 0xFF800000 /* start of FLASH */
  122. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  123. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  124. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  125. (2 << BR_PS_SHIFT) | /* 32 bit port size */ \
  126. BR_V) /* valid */
  127. #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
  128. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  129. #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
  130. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  131. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  132. #undef CFG_FLASH_CHECKSUM
  133. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  134. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  135. #define CFG_MID_FLASH_JUMP 0x7F000000
  136. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  137. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  138. #define CFG_RAMBOOT
  139. #else
  140. #undef CFG_RAMBOOT
  141. #endif
  142. #define CONFIG_L1_INIT_RAM
  143. #define CFG_INIT_RAM_LOCK 1
  144. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  145. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  146. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  147. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  148. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  149. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  150. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  151. /*
  152. * Local Bus LCRR and LBCR regs
  153. * LCRR: DLL bypass, Clock divider is 4
  154. * External Local Bus rate is
  155. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  156. */
  157. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  158. #define CFG_LBC_LBCR 0x00000000
  159. #undef CFG_LB_SDRAM /* if board has SDRAM on local bus */
  160. #ifdef CFG_LB_SDRAM
  161. /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
  162. /*
  163. * Base Register 2 and Option Register 2 configure SDRAM.
  164. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  165. *
  166. * For BR2, need:
  167. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  168. * port-size = 32-bits = BR2[19:20] = 11
  169. * no parity checking = BR2[21:22] = 00
  170. * SDRAM for MSEL = BR2[24:26] = 011
  171. * Valid = BR[31] = 1
  172. *
  173. * 0 4 8 12 16 20 24 28
  174. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  175. *
  176. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  177. * FIXME: the top 17 bits of BR2.
  178. */
  179. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  180. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  181. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  182. /*
  183. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  184. *
  185. * For OR2, need:
  186. * 64MB mask for AM, OR2[0:7] = 1111 1100
  187. * XAM, OR2[17:18] = 11
  188. * 9 columns OR2[19-21] = 010
  189. * 13 rows OR2[23-25] = 100
  190. * EAD set for extra time OR[31] = 1
  191. *
  192. * 0 4 8 12 16 20 24 28
  193. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  194. */
  195. #define CFG_OR2_PRELIM 0xFC006901
  196. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  197. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  198. /*
  199. * LSDMR masks
  200. */
  201. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  202. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  203. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  204. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  205. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  206. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  207. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  208. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  209. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  210. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  211. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  212. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  213. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  214. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  215. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  216. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  217. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  218. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  219. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  220. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  221. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  222. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  223. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  224. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  225. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  226. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  227. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  228. | CFG_LBC_LSDMR_BSMA1516 \
  229. | CFG_LBC_LSDMR_RFCR8 \
  230. | CFG_LBC_LSDMR_PRETOACT6 \
  231. | CFG_LBC_LSDMR_ACTTORW3 \
  232. | CFG_LBC_LSDMR_BL8 \
  233. | CFG_LBC_LSDMR_WRC3 \
  234. | CFG_LBC_LSDMR_CL3 \
  235. )
  236. /*
  237. * SDRAM Controller configuration sequence.
  238. */
  239. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  240. | CFG_LBC_LSDMR_OP_PCHALL)
  241. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  242. | CFG_LBC_LSDMR_OP_ARFRSH)
  243. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  244. | CFG_LBC_LSDMR_OP_ARFRSH)
  245. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  246. | CFG_LBC_LSDMR_OP_MRW)
  247. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  248. | CFG_LBC_LSDMR_OP_NORMAL)
  249. #endif
  250. /*
  251. * Serial Port
  252. */
  253. #define CONFIG_CONS_INDEX 1
  254. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  255. #define CFG_NS16550
  256. #define CFG_NS16550_SERIAL
  257. #define CFG_NS16550_REG_SIZE 1
  258. #define CFG_NS16550_CLK get_bus_freq(0)
  259. #define CFG_BAUDRATE_TABLE \
  260. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  261. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  262. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  263. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  264. /* Use the HUSH parser */
  265. #define CFG_HUSH_PARSER
  266. #ifdef CFG_HUSH_PARSER
  267. #define CFG_PROMPT_HUSH_PS2 "> "
  268. #endif
  269. /* pass open firmware flat tree */
  270. #define CONFIG_OF_FLAT_TREE 1
  271. #define CONFIG_OF_BOARD_SETUP 1
  272. #define OF_CPU "PowerPC,8349@0"
  273. #define OF_SOC "soc8349@e0000000"
  274. #define OF_TBCLK (bd->bi_busfreq / 4)
  275. #define OF_STDOUT_PATH "/soc8349@e0000000/serial@4500"
  276. /* I2C */
  277. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  278. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  279. #define CONFIG_FSL_I2C
  280. #define CONFIG_I2C_CMD_TREE
  281. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  282. #define CFG_I2C_SLAVE 0x7F
  283. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  284. #define CFG_I2C1_OFFSET 0x3000
  285. #define CFG_I2C2_OFFSET 0x3100
  286. #define CFG_I2C_OFFSET CFG_I2C2_OFFSET
  287. /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */
  288. /* TSEC */
  289. #define CFG_TSEC1_OFFSET 0x24000
  290. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  291. #define CFG_TSEC2_OFFSET 0x25000
  292. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  293. /*
  294. * General PCI
  295. * Addresses are mapped 1-1.
  296. */
  297. #define CFG_PCI1_MEM_BASE 0x80000000
  298. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  299. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  300. #define CFG_PCI1_MMIO_BASE 0x90000000
  301. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  302. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  303. #define CFG_PCI1_IO_BASE 0x00000000
  304. #define CFG_PCI1_IO_PHYS 0xE2000000
  305. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  306. #define CFG_PCI2_MEM_BASE 0xA0000000
  307. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  308. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  309. #define CFG_PCI2_MMIO_BASE 0xB0000000
  310. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  311. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  312. #define CFG_PCI2_IO_BASE 0x00000000
  313. #define CFG_PCI2_IO_PHYS 0xE2100000
  314. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  315. #if defined(CONFIG_PCI)
  316. #define PCI_64BIT
  317. #define PCI_ONE_PCI1
  318. #if defined(PCI_64BIT)
  319. #undef PCI_ALL_PCI1
  320. #undef PCI_TWO_PCI1
  321. #undef PCI_ONE_PCI1
  322. #endif
  323. #define CONFIG_NET_MULTI
  324. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  325. #undef CONFIG_EEPRO100
  326. #undef CONFIG_TULIP
  327. #if !defined(CONFIG_PCI_PNP)
  328. #define PCI_ENET0_IOADDR 0xFIXME
  329. #define PCI_ENET0_MEMADDR 0xFIXME
  330. #define PCI_IDSEL_NUMBER 0xFIXME
  331. #endif
  332. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  333. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  334. #endif /* CONFIG_PCI */
  335. /*
  336. * TSEC configuration
  337. */
  338. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  339. #if defined(CONFIG_TSEC_ENET)
  340. #ifndef CONFIG_NET_MULTI
  341. #define CONFIG_NET_MULTI 1
  342. #endif
  343. #define CONFIG_TSEC1 1
  344. #define CONFIG_TSEC1_NAME "TSEC0"
  345. #define CONFIG_TSEC2 1
  346. #define CONFIG_TSEC2_NAME "TSEC1"
  347. #define CONFIG_PHY_BCM5421S 1
  348. #define TSEC1_PHY_ADDR 0x19
  349. #define TSEC2_PHY_ADDR 0x1a
  350. #define TSEC1_PHYIDX 0
  351. #define TSEC2_PHYIDX 0
  352. #define TSEC1_FLAGS TSEC_GIGABIT
  353. #define TSEC2_FLAGS TSEC_GIGABIT
  354. /* Options are: TSEC[0-1] */
  355. #define CONFIG_ETHPRIME "TSEC0"
  356. #endif /* CONFIG_TSEC_ENET */
  357. /*
  358. * Environment
  359. */
  360. #ifndef CFG_RAMBOOT
  361. #define CFG_ENV_IS_IN_FLASH 1
  362. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  363. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  364. #define CFG_ENV_SIZE 0x2000
  365. /* Address and size of Redundant Environment Sector */
  366. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  367. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  368. #else
  369. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  370. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  371. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  372. #define CFG_ENV_SIZE 0x2000
  373. #endif
  374. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  375. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  376. /*
  377. * BOOTP options
  378. */
  379. #define CONFIG_BOOTP_BOOTFILESIZE
  380. #define CONFIG_BOOTP_BOOTPATH
  381. #define CONFIG_BOOTP_GATEWAY
  382. #define CONFIG_BOOTP_HOSTNAME
  383. /*
  384. * Command line configuration.
  385. */
  386. #include <config_cmd_default.h>
  387. #define CONFIG_CMD_I2C
  388. #define CONFIG_CMD_MII
  389. #define CONFIG_CMD_PING
  390. #if defined(CONFIG_PCI)
  391. #define CONFG_CMD_PCI
  392. #endif
  393. #if defined(CFG_RAMBOOT)
  394. #undef CONFIG_CMD_ENV
  395. #undef CONFIG_CMD_LOADS
  396. #endif
  397. #undef CONFIG_WATCHDOG /* watchdog disabled */
  398. /*
  399. * Miscellaneous configurable options
  400. */
  401. #define CFG_LONGHELP /* undef to save memory */
  402. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  403. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  404. #if defined(CONFIG_CMD_KGDB)
  405. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  406. #else
  407. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  408. #endif
  409. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  410. #define CFG_MAXARGS 16 /* max number of command args */
  411. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  412. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  413. /*
  414. * For booting Linux, the board info and command line data
  415. * have to be in the first 8 MB of memory, since this is
  416. * the maximum mapped by the Linux kernel during initialization.
  417. */
  418. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  419. /* Cache Configuration */
  420. #define CFG_DCACHE_SIZE 32768
  421. #define CFG_CACHELINE_SIZE 32
  422. #if defined(CONFIG_CMD_KGDB)
  423. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  424. #endif
  425. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  426. #if 1 /*528/264*/
  427. #define CFG_HRCW_LOW (\
  428. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  429. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  430. HRCWL_CSB_TO_CLKIN |\
  431. HRCWL_VCO_1X2 |\
  432. HRCWL_CORE_TO_CSB_2X1)
  433. #elif 0 /*396/132*/
  434. #define CFG_HRCW_LOW (\
  435. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  436. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  437. HRCWL_CSB_TO_CLKIN |\
  438. HRCWL_VCO_1X4 |\
  439. HRCWL_CORE_TO_CSB_3X1)
  440. #elif 0 /*264/132*/
  441. #define CFG_HRCW_LOW (\
  442. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  443. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  444. HRCWL_CSB_TO_CLKIN |\
  445. HRCWL_VCO_1X4 |\
  446. HRCWL_CORE_TO_CSB_2X1)
  447. #elif 0 /*132/132*/
  448. #define CFG_HRCW_LOW (\
  449. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  450. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  451. HRCWL_CSB_TO_CLKIN |\
  452. HRCWL_VCO_1X4 |\
  453. HRCWL_CORE_TO_CSB_1X1)
  454. #elif 0 /*264/264 */
  455. #define CFG_HRCW_LOW (\
  456. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  457. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  458. HRCWL_CSB_TO_CLKIN |\
  459. HRCWL_VCO_1X4 |\
  460. HRCWL_CORE_TO_CSB_1X1)
  461. #endif
  462. #if defined(PCI_64BIT)
  463. #define CFG_HRCW_HIGH (\
  464. HRCWH_PCI_HOST |\
  465. HRCWH_64_BIT_PCI |\
  466. HRCWH_PCI1_ARBITER_ENABLE |\
  467. HRCWH_PCI2_ARBITER_DISABLE |\
  468. HRCWH_CORE_ENABLE |\
  469. HRCWH_FROM_0X00000100 |\
  470. HRCWH_BOOTSEQ_DISABLE |\
  471. HRCWH_SW_WATCHDOG_DISABLE |\
  472. HRCWH_ROM_LOC_LOCAL_16BIT |\
  473. HRCWH_TSEC1M_IN_GMII |\
  474. HRCWH_TSEC2M_IN_GMII )
  475. #else
  476. #define CFG_HRCW_HIGH (\
  477. HRCWH_PCI_HOST |\
  478. HRCWH_32_BIT_PCI |\
  479. HRCWH_PCI1_ARBITER_ENABLE |\
  480. HRCWH_PCI2_ARBITER_ENABLE |\
  481. HRCWH_CORE_ENABLE |\
  482. HRCWH_FROM_0X00000100 |\
  483. HRCWH_BOOTSEQ_DISABLE |\
  484. HRCWH_SW_WATCHDOG_DISABLE |\
  485. HRCWH_ROM_LOC_LOCAL_16BIT |\
  486. HRCWH_TSEC1M_IN_GMII |\
  487. HRCWH_TSEC2M_IN_GMII )
  488. #endif
  489. /* System IO Config */
  490. #define CFG_SICRH SICRH_TSOBI1
  491. #define CFG_SICRL SICRL_LDP_A
  492. #define CFG_HID0_INIT 0x000000000
  493. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  494. /* #define CFG_HID0_FINAL (\
  495. HID0_ENABLE_INSTRUCTION_CACHE |\
  496. HID0_ENABLE_M_BIT |\
  497. HID0_ENABLE_ADDRESS_BROADCAST ) */
  498. #define CFG_HID2 HID2_HBE
  499. /* DDR @ 0x00000000 */
  500. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  501. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  502. /* PCI @ 0x80000000 */
  503. #ifdef CONFIG_PCI
  504. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  505. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  506. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  507. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  508. #else
  509. #define CFG_IBAT1L (0)
  510. #define CFG_IBAT1U (0)
  511. #define CFG_IBAT2L (0)
  512. #define CFG_IBAT2U (0)
  513. #endif
  514. #ifdef CONFIG_MPC83XX_PCI2
  515. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  516. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  517. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  518. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  519. #else
  520. #define CFG_IBAT3L (0)
  521. #define CFG_IBAT3U (0)
  522. #define CFG_IBAT4L (0)
  523. #define CFG_IBAT4U (0)
  524. #endif
  525. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  526. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  527. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  528. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  529. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  530. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  531. #define CFG_IBAT7L (0)
  532. #define CFG_IBAT7U (0)
  533. #define CFG_DBAT0L CFG_IBAT0L
  534. #define CFG_DBAT0U CFG_IBAT0U
  535. #define CFG_DBAT1L CFG_IBAT1L
  536. #define CFG_DBAT1U CFG_IBAT1U
  537. #define CFG_DBAT2L CFG_IBAT2L
  538. #define CFG_DBAT2U CFG_IBAT2U
  539. #define CFG_DBAT3L CFG_IBAT3L
  540. #define CFG_DBAT3U CFG_IBAT3U
  541. #define CFG_DBAT4L CFG_IBAT4L
  542. #define CFG_DBAT4U CFG_IBAT4U
  543. #define CFG_DBAT5L CFG_IBAT5L
  544. #define CFG_DBAT5U CFG_IBAT5U
  545. #define CFG_DBAT6L CFG_IBAT6L
  546. #define CFG_DBAT6U CFG_IBAT6U
  547. #define CFG_DBAT7L CFG_IBAT7L
  548. #define CFG_DBAT7U CFG_IBAT7U
  549. /*
  550. * Internal Definitions
  551. *
  552. * Boot Flags
  553. */
  554. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  555. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  556. #if defined(CONFIG_CMD_KGDB)
  557. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  558. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  559. #endif
  560. /*
  561. * Environment Configuration
  562. */
  563. #define CONFIG_ENV_OVERWRITE
  564. #if defined(CONFIG_TSEC_ENET)
  565. #define CONFIG_HAS_ETH0
  566. #define CONFIG_ETHADDR 00:a0:1e:a0:13:8d
  567. #define CONFIG_HAS_ETH1
  568. #define CONFIG_ETH1ADDR 00:a0:1e:a0:13:8e
  569. #endif
  570. #define CONFIG_IPADDR 192.168.1.234
  571. #define CONFIG_HOSTNAME SBC8349
  572. #define CONFIG_ROOTPATH /tftpboot/rootfs
  573. #define CONFIG_BOOTFILE uImage
  574. #define CONFIG_SERVERIP 192.168.1.1
  575. #define CONFIG_GATEWAYIP 192.168.1.1
  576. #define CONFIG_NETMASK 255.255.255.0
  577. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  578. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  579. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  580. #define CONFIG_BAUDRATE 115200
  581. #define CONFIG_EXTRA_ENV_SETTINGS \
  582. "netdev=eth0\0" \
  583. "hostname=sbc8349\0" \
  584. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  585. "nfsroot=${serverip}:${rootpath}\0" \
  586. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  587. "addip=setenv bootargs ${bootargs} " \
  588. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  589. ":${hostname}:${netdev}:off panic=1\0" \
  590. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  591. "flash_nfs=run nfsargs addip addtty;" \
  592. "bootm ${kernel_addr}\0" \
  593. "flash_self=run ramargs addip addtty;" \
  594. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  595. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  596. "bootm\0" \
  597. "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
  598. "update=protect off fff00000 fff3ffff; " \
  599. "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
  600. "upd=run load;run update\0" \
  601. "fdtaddr=400000\0" \
  602. "fdtfile=sbc8349.dtb\0" \
  603. ""
  604. #define CONFIG_NFSBOOTCOMMAND \
  605. "setenv bootargs root=/dev/nfs rw " \
  606. "nfsroot=$serverip:$rootpath " \
  607. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  608. "console=$consoledev,$baudrate $othbootargs;" \
  609. "tftp $loadaddr $bootfile;" \
  610. "tftp $fdtaddr $fdtfile;" \
  611. "bootm $loadaddr - $fdtaddr"
  612. #define CONFIG_RAMBOOTCOMMAND \
  613. "setenv bootargs root=/dev/ram rw " \
  614. "console=$consoledev,$baudrate $othbootargs;" \
  615. "tftp $ramdiskaddr $ramdiskfile;" \
  616. "tftp $loadaddr $bootfile;" \
  617. "tftp $fdtaddr $fdtfile;" \
  618. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  619. #define CONFIG_BOOTCOMMAND "run flash_self"
  620. #endif /* __CONFIG_H */