MPC8641HPCN.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * Copyright 2006 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MPC8641HPCN board configuration file
  26. *
  27. * Make sure you change the MAC address and other network params first,
  28. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_MPC86xx 1 /* MPC86xx */
  34. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  35. #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
  36. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  37. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  38. #undef DEBUG
  39. #ifdef RUN_DIAG
  40. #define CFG_DIAG_ADDR 0xff800000
  41. #endif
  42. #define CFG_RESET_ADDRESS 0xfff00100
  43. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  44. #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
  45. #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
  46. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  47. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  48. #define CONFIG_ENV_OVERWRITE
  49. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  50. #undef CONFIG_DDR_DLL /* possible DLL fix needed */
  51. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  52. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  53. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  54. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  55. #define CONFIG_NUM_DDR_CONTROLLERS 2
  56. /* #define CONFIG_DDR_INTERLEAVE 1 */
  57. #define CACHE_LINE_INTERLEAVING 0x20000000
  58. #define PAGE_INTERLEAVING 0x21000000
  59. #define BANK_INTERLEAVING 0x22000000
  60. #define SUPER_BANK_INTERLEAVING 0x23000000
  61. #define CONFIG_ALTIVEC 1
  62. /*
  63. * L2CR setup -- make sure this is right for your board!
  64. */
  65. #define CFG_L2
  66. #define L2_INIT 0
  67. #define L2_ENABLE (L2CR_L2E)
  68. #ifndef CONFIG_SYS_CLK_FREQ
  69. #ifndef __ASSEMBLY__
  70. extern unsigned long get_board_sys_clk(unsigned long dummy);
  71. #endif
  72. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  73. #endif
  74. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  75. #undef CFG_DRAM_TEST /* memory test, takes time */
  76. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  77. #define CFG_MEMTEST_END 0x00400000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
  84. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  85. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  86. #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
  87. /*
  88. * DDR Setup
  89. */
  90. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  91. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  92. #define CONFIG_VERY_BIG_RAM
  93. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  94. #if defined(CONFIG_SPD_EEPROM)
  95. /*
  96. * Determine DDR configuration from I2C interface.
  97. */
  98. #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
  99. #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
  100. #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
  101. #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
  102. #else
  103. /*
  104. * Manually set up DDR1 parameters
  105. */
  106. #define CFG_SDRAM_SIZE 256 /* DDR is 256MB */
  107. #define CFG_DDR_CS0_BNDS 0x0000000F
  108. #define CFG_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  109. #define CFG_DDR_EXT_REFRESH 0x00000000
  110. #define CFG_DDR_TIMING_0 0x00260802
  111. #define CFG_DDR_TIMING_1 0x39357322
  112. #define CFG_DDR_TIMING_2 0x14904cc8
  113. #define CFG_DDR_MODE_1 0x00480432
  114. #define CFG_DDR_MODE_2 0x00000000
  115. #define CFG_DDR_INTERVAL 0x06090100
  116. #define CFG_DDR_DATA_INIT 0xdeadbeef
  117. #define CFG_DDR_CLK_CTRL 0x03800000
  118. #define CFG_DDR_OCD_CTRL 0x00000000
  119. #define CFG_DDR_OCD_STATUS 0x00000000
  120. #define CFG_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  121. #define CFG_DDR_CONTROL2 0x04400000
  122. /* Not used in fixed_sdram function */
  123. #define CFG_DDR_MODE 0x00000022
  124. #define CFG_DDR_CS1_BNDS 0x00000000
  125. #define CFG_DDR_CS2_BNDS 0x00000FFF /* Not done */
  126. #define CFG_DDR_CS3_BNDS 0x00000FFF /* Not done */
  127. #define CFG_DDR_CS4_BNDS 0x00000FFF /* Not done */
  128. #define CFG_DDR_CS5_BNDS 0x00000FFF /* Not done */
  129. #endif
  130. #define CFG_ID_EEPROM 1
  131. #define ID_EEPROM_ADDR 0x57
  132. /*
  133. * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
  134. * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
  135. * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
  136. * However, when u-boot comes up, the flash_init needs hard start addresses
  137. * to build its info table. For user convenience, the flash addresses is
  138. * fe800000 and ff800000. That way, u-boot knows where the flash is
  139. * and the user can download u-boot code from promjet to fef00000, a
  140. * more intuitive location than fe700000.
  141. *
  142. * Note that, on switching the boot location, fef00000 becomes fff00000.
  143. */
  144. #define CFG_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
  145. #define CFG_FLASH_BASE2 0xff800000
  146. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
  147. #define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */
  148. #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
  149. #define CFG_BR1_PRELIM 0xfe001001 /* port size 16bit */
  150. #define CFG_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
  151. #define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
  152. #define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
  153. #define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
  154. #define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
  155. #define PIXIS_BASE 0xf8100000 /* PIXIS registers */
  156. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  157. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  158. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  159. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  160. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  161. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  162. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  163. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  164. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  165. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  166. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  167. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  168. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  169. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  170. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  171. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  172. #undef CFG_FLASH_CHECKSUM
  173. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  174. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  175. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  176. #define CFG_FLASH_CFI_DRIVER
  177. #define CFG_FLASH_CFI
  178. #define CFG_FLASH_EMPTY_INFO
  179. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  180. #define CFG_RAMBOOT
  181. #else
  182. #undef CFG_RAMBOOT
  183. #endif
  184. #if defined(CFG_RAMBOOT)
  185. #undef CONFIG_SPD_EEPROM
  186. #define CFG_SDRAM_SIZE 256
  187. #endif
  188. #undef CONFIG_CLOCKS_IN_MHZ
  189. #define CONFIG_L1_INIT_RAM
  190. #define CFG_INIT_RAM_LOCK 1
  191. #ifndef CFG_INIT_RAM_LOCK
  192. #define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  193. #else
  194. #define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  195. #endif
  196. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  197. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  198. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  199. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  200. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  201. #define CFG_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  202. /* Serial Port */
  203. #define CONFIG_CONS_INDEX 1
  204. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  205. #define CFG_NS16550
  206. #define CFG_NS16550_SERIAL
  207. #define CFG_NS16550_REG_SIZE 1
  208. #define CFG_NS16550_CLK get_bus_freq(0)
  209. #define CFG_BAUDRATE_TABLE \
  210. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  211. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  212. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  213. /* Use the HUSH parser */
  214. #define CFG_HUSH_PARSER
  215. #ifdef CFG_HUSH_PARSER
  216. #define CFG_PROMPT_HUSH_PS2 "> "
  217. #endif
  218. /*
  219. * Pass open firmware flat tree to kernel
  220. */
  221. #define CONFIG_OF_FLAT_TREE 1
  222. #define CONFIG_OF_BOARD_SETUP 1
  223. #define OF_CPU "PowerPC,8641@0"
  224. #define OF_SOC "soc8641@f8000000"
  225. #define OF_TBCLK (bd->bi_busfreq / 4)
  226. #define OF_STDOUT_PATH "/soc8641@f8000000/serial@4500"
  227. #define CFG_64BIT_VSPRINTF 1
  228. #define CFG_64BIT_STRTOUL 1
  229. /*
  230. * I2C
  231. */
  232. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  233. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  234. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  235. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  236. #define CFG_I2C_SLAVE 0x7F
  237. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  238. #define CFG_I2C_OFFSET 0x3100
  239. /*
  240. * RapidIO MMU
  241. */
  242. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  243. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  244. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  245. /*
  246. * General PCI
  247. * Addresses are mapped 1-1.
  248. */
  249. #define CFG_PCI1_MEM_BASE 0x80000000
  250. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  251. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  252. #define CFG_PCI1_IO_BASE 0x00000000
  253. #define CFG_PCI1_IO_PHYS 0xe2000000
  254. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  255. /* PCI view of System Memory */
  256. #define CFG_PCI_MEMORY_BUS 0x00000000
  257. #define CFG_PCI_MEMORY_PHYS 0x00000000
  258. #define CFG_PCI_MEMORY_SIZE 0x80000000
  259. /* For RTL8139 */
  260. #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
  261. #define _IO_BASE 0x00000000
  262. #define CFG_PCI2_MEM_BASE 0xa0000000
  263. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  264. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  265. #define CFG_PCI2_IO_BASE 0x00000000
  266. #define CFG_PCI2_IO_PHYS 0xe3000000
  267. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  268. #if defined(CONFIG_PCI)
  269. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  270. #undef CFG_SCSI_SCAN_BUS_REVERSE
  271. #define CONFIG_NET_MULTI
  272. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  273. #define CONFIG_RTL8139
  274. #undef CONFIG_EEPRO100
  275. #undef CONFIG_TULIP
  276. /************************************************************
  277. * USB support
  278. ************************************************************/
  279. #define CONFIG_PCI_OHCI 1
  280. #define CONFIG_USB_OHCI_NEW 1
  281. #define CONFIG_USB_KEYBOARD 1
  282. #define CFG_DEVICE_DEREGISTER
  283. #define CFG_USB_EVENT_POLL 1
  284. #define CFG_USB_OHCI_SLOT_NAME "ohci_pci"
  285. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  286. #if !defined(CONFIG_PCI_PNP)
  287. #define PCI_ENET0_IOADDR 0xe0000000
  288. #define PCI_ENET0_MEMADDR 0xe0000000
  289. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  290. #endif
  291. /*PCIE video card used*/
  292. #define VIDEO_IO_OFFSET CFG_PCI2_IO_PHYS
  293. /*PCI video card used*/
  294. /*#define VIDEO_IO_OFFSET CFG_PCI1_IO_PHYS*/
  295. /* video */
  296. #define CONFIG_VIDEO
  297. #if defined(CONFIG_VIDEO)
  298. #define CONFIG_BIOSEMU
  299. #define CONFIG_CFB_CONSOLE
  300. #define CONFIG_VIDEO_SW_CURSOR
  301. #define CONFIG_VGA_AS_SINGLE_DEVICE
  302. #define CONFIG_ATI_RADEON_FB
  303. #define CONFIG_VIDEO_LOGO
  304. /*#define CONFIG_CONSOLE_CURSOR*/
  305. #define CFG_ISA_IO_BASE_ADDRESS CFG_PCI2_IO_PHYS
  306. #endif
  307. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  308. #define CONFIG_DOS_PARTITION
  309. #define CONFIG_SCSI_AHCI
  310. #ifdef CONFIG_SCSI_AHCI
  311. #define CONFIG_SATA_ULI5288
  312. #define CFG_SCSI_MAX_SCSI_ID 4
  313. #define CFG_SCSI_MAX_LUN 1
  314. #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
  315. #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
  316. #endif
  317. #define CONFIG_MPC86XX_PCI2
  318. #endif /* CONFIG_PCI */
  319. #if defined(CONFIG_TSEC_ENET)
  320. #ifndef CONFIG_NET_MULTI
  321. #define CONFIG_NET_MULTI 1
  322. #endif
  323. #define CONFIG_MII 1 /* MII PHY management */
  324. #define CONFIG_TSEC1 1
  325. #define CONFIG_TSEC1_NAME "eTSEC1"
  326. #define CONFIG_TSEC2 1
  327. #define CONFIG_TSEC2_NAME "eTSEC2"
  328. #define CONFIG_TSEC3 1
  329. #define CONFIG_TSEC3_NAME "eTSEC3"
  330. #define CONFIG_TSEC4 1
  331. #define CONFIG_TSEC4_NAME "eTSEC4"
  332. #define TSEC1_PHY_ADDR 0
  333. #define TSEC2_PHY_ADDR 1
  334. #define TSEC3_PHY_ADDR 2
  335. #define TSEC4_PHY_ADDR 3
  336. #define TSEC1_PHYIDX 0
  337. #define TSEC2_PHYIDX 0
  338. #define TSEC3_PHYIDX 0
  339. #define TSEC4_PHYIDX 0
  340. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  341. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  342. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  343. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  344. #define CONFIG_ETHPRIME "eTSEC1"
  345. #endif /* CONFIG_TSEC_ENET */
  346. /*
  347. * BAT0 2G Cacheable, non-guarded
  348. * 0x0000_0000 2G DDR
  349. */
  350. #define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  351. #define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  352. #define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  353. #define CFG_IBAT0U CFG_DBAT0U
  354. /*
  355. * BAT1 1G Cache-inhibited, guarded
  356. * 0x8000_0000 512M PCI-Express 1 Memory
  357. * 0xa000_0000 512M PCI-Express 2 Memory
  358. * Changed it for operating from 0xd0000000
  359. */
  360. #define CFG_DBAT1L ( CFG_PCI1_MEM_PHYS | BATL_PP_RW \
  361. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  362. #define CFG_DBAT1U (CFG_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
  363. #define CFG_IBAT1L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  364. #define CFG_IBAT1U CFG_DBAT1U
  365. /*
  366. * BAT2 512M Cache-inhibited, guarded
  367. * 0xc000_0000 512M RapidIO Memory
  368. */
  369. #define CFG_DBAT2L (CFG_RIO_MEM_PHYS | BATL_PP_RW \
  370. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  371. #define CFG_DBAT2U (CFG_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
  372. #define CFG_IBAT2L (CFG_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  373. #define CFG_IBAT2U CFG_DBAT2U
  374. /*
  375. * BAT3 4M Cache-inhibited, guarded
  376. * 0xf800_0000 4M CCSR
  377. */
  378. #define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \
  379. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  380. #define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
  381. #define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  382. #define CFG_IBAT3U CFG_DBAT3U
  383. /*
  384. * BAT4 32M Cache-inhibited, guarded
  385. * 0xe200_0000 16M PCI-Express 1 I/O
  386. * 0xe300_0000 16M PCI-Express 2 I/0
  387. * Note that this is at 0xe0000000
  388. */
  389. #define CFG_DBAT4L ( CFG_PCI1_IO_PHYS | BATL_PP_RW \
  390. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  391. #define CFG_DBAT4U (CFG_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
  392. #define CFG_IBAT4L (CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  393. #define CFG_IBAT4U CFG_DBAT4U
  394. /*
  395. * BAT5 128K Cacheable, non-guarded
  396. * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
  397. */
  398. #define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  399. #define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  400. #define CFG_IBAT5L CFG_DBAT5L
  401. #define CFG_IBAT5U CFG_DBAT5U
  402. /*
  403. * BAT6 32M Cache-inhibited, guarded
  404. * 0xfe00_0000 32M FLASH
  405. */
  406. #define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
  407. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  408. #define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
  409. #define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
  410. #define CFG_IBAT6U CFG_DBAT6U
  411. #define CFG_DBAT7L 0x00000000
  412. #define CFG_DBAT7U 0x00000000
  413. #define CFG_IBAT7L 0x00000000
  414. #define CFG_IBAT7U 0x00000000
  415. /*
  416. * Environment
  417. */
  418. #ifndef CFG_RAMBOOT
  419. #define CFG_ENV_IS_IN_FLASH 1
  420. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x60000)
  421. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  422. #define CFG_ENV_SIZE 0x2000
  423. #else
  424. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  425. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  426. #define CFG_ENV_SIZE 0x2000
  427. #endif
  428. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  429. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  430. /*
  431. * BOOTP options
  432. */
  433. #define CONFIG_BOOTP_BOOTFILESIZE
  434. #define CONFIG_BOOTP_BOOTPATH
  435. #define CONFIG_BOOTP_GATEWAY
  436. #define CONFIG_BOOTP_HOSTNAME
  437. /*
  438. * Command line configuration.
  439. */
  440. #include <config_cmd_default.h>
  441. #define CONFIG_CMD_PING
  442. #define CONFIG_CMD_I2C
  443. #if defined(CFG_RAMBOOT)
  444. #undef CONFIG_CMD_ENV
  445. #endif
  446. #if defined(CONFIG_PCI)
  447. #define CONFIG_CMD_PCI
  448. #define CONFIG_CMD_SCSI
  449. #define CONFIG_CMD_EXT2
  450. #endif
  451. #undef CONFIG_WATCHDOG /* watchdog disabled */
  452. /*
  453. * Miscellaneous configurable options
  454. */
  455. #define CFG_LONGHELP /* undef to save memory */
  456. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  457. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  458. #if defined(CONFIG_CMD_KGDB)
  459. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  460. #else
  461. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  462. #endif
  463. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  464. #define CFG_MAXARGS 16 /* max number of command args */
  465. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  466. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  467. /*
  468. * For booting Linux, the board info and command line data
  469. * have to be in the first 8 MB of memory, since this is
  470. * the maximum mapped by the Linux kernel during initialization.
  471. */
  472. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  473. /* Cache Configuration */
  474. #define CFG_DCACHE_SIZE 32768
  475. #define CFG_CACHELINE_SIZE 32
  476. #if defined(CONFIG_CMD_KGDB)
  477. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  478. #endif
  479. /*
  480. * Internal Definitions
  481. *
  482. * Boot Flags
  483. */
  484. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  485. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  486. #if defined(CONFIG_CMD_KGDB)
  487. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  488. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  489. #endif
  490. /*
  491. * Environment Configuration
  492. */
  493. /* The mac addresses for all ethernet interface */
  494. #if defined(CONFIG_TSEC_ENET)
  495. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  496. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  497. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  498. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  499. #endif
  500. #define CONFIG_HAS_ETH0 1
  501. #define CONFIG_HAS_ETH1 1
  502. #define CONFIG_HAS_ETH2 1
  503. #define CONFIG_HAS_ETH3 1
  504. #define CONFIG_IPADDR 192.168.1.100
  505. #define CONFIG_HOSTNAME unknown
  506. #define CONFIG_ROOTPATH /opt/nfsroot
  507. #define CONFIG_BOOTFILE uImage
  508. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  509. #define CONFIG_SERVERIP 192.168.1.1
  510. #define CONFIG_GATEWAYIP 192.168.1.1
  511. #define CONFIG_NETMASK 255.255.255.0
  512. /* default location for tftp and bootm */
  513. #define CONFIG_LOADADDR 1000000
  514. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  515. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  516. #define CONFIG_BAUDRATE 115200
  517. #define CONFIG_EXTRA_ENV_SETTINGS \
  518. "netdev=eth0\0" \
  519. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  520. "tftpflash=tftpboot $loadaddr $uboot; " \
  521. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  522. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  523. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  524. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  525. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  526. "consoledev=ttyS0\0" \
  527. "ramdiskaddr=2000000\0" \
  528. "ramdiskfile=your.ramdisk.u-boot\0" \
  529. "dtbaddr=c00000\0" \
  530. "dtbfile=mpc8641_hpcn.dtb\0" \
  531. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  532. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  533. "maxcpus=2"
  534. #define CONFIG_NFSBOOTCOMMAND \
  535. "setenv bootargs root=/dev/nfs rw " \
  536. "nfsroot=$serverip:$rootpath " \
  537. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  538. "console=$consoledev,$baudrate $othbootargs;" \
  539. "tftp $loadaddr $bootfile;" \
  540. "tftp $dtbaddr $dtbfile;" \
  541. "bootm $loadaddr - $dtbaddr"
  542. #define CONFIG_RAMBOOTCOMMAND \
  543. "setenv bootargs root=/dev/ram rw " \
  544. "console=$consoledev,$baudrate $othbootargs;" \
  545. "tftp $ramdiskaddr $ramdiskfile;" \
  546. "tftp $loadaddr $bootfile;" \
  547. "tftp $dtbaddr $dtbfile;" \
  548. "bootm $loadaddr $ramdiskaddr $dtbaddr"
  549. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  550. #endif /* __CONFIG_H */