MPC8560ADS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * mpc8560ads board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_CPM2 1 /* has CPM2 */
  39. #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
  40. #define CONFIG_PCI
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  43. #define CONFIG_ENV_OVERWRITE
  44. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  45. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  46. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  47. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  48. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  49. /*
  50. * sysclk for MPC85xx
  51. *
  52. * Two valid values are:
  53. * 33000000
  54. * 66000000
  55. *
  56. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  57. * is likely the desired value here, so that is now the default.
  58. * The board, however, can run at 66MHz. In any event, this value
  59. * must match the settings of some switches. Details can be found
  60. * in the README.mpc85xxads.
  61. */
  62. #ifndef CONFIG_SYS_CLK_FREQ
  63. #define CONFIG_SYS_CLK_FREQ 33000000
  64. #endif
  65. /*
  66. * These can be toggled for performance analysis, otherwise use default.
  67. */
  68. #define CONFIG_L2_CACHE /* toggle L2 cache */
  69. #define CONFIG_BTB /* toggle branch predition */
  70. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  71. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  72. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  73. #undef CFG_DRAM_TEST /* memory test, takes time */
  74. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  75. #define CFG_MEMTEST_END 0x00400000
  76. /*
  77. * Base addresses -- Note these are effective addresses where the
  78. * actual resources get mapped (not physical addresses)
  79. */
  80. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  81. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  82. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  83. /*
  84. * DDR Setup
  85. */
  86. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  87. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  88. #if defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Determine DDR configuration from I2C interface.
  91. */
  92. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  93. #else
  94. /*
  95. * Manually set up DDR parameters
  96. */
  97. #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
  98. #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  99. #define CFG_DDR_CS0_CONFIG 0x80000002
  100. #define CFG_DDR_TIMING_1 0x37344321
  101. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  102. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  103. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  104. #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  105. #endif
  106. /*
  107. * SDRAM on the Local Bus
  108. */
  109. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  110. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  111. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  112. #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
  113. #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  114. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  115. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  116. #undef CFG_FLASH_CHECKSUM
  117. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  118. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  119. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  120. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  121. #define CFG_RAMBOOT
  122. #else
  123. #undef CFG_RAMBOOT
  124. #endif
  125. #define CFG_FLASH_CFI_DRIVER
  126. #define CFG_FLASH_CFI
  127. #define CFG_FLASH_EMPTY_INFO
  128. #undef CONFIG_CLOCKS_IN_MHZ
  129. /*
  130. * Local Bus Definitions
  131. */
  132. /*
  133. * Base Register 2 and Option Register 2 configure SDRAM.
  134. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  135. *
  136. * For BR2, need:
  137. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  138. * port-size = 32-bits = BR2[19:20] = 11
  139. * no parity checking = BR2[21:22] = 00
  140. * SDRAM for MSEL = BR2[24:26] = 011
  141. * Valid = BR[31] = 1
  142. *
  143. * 0 4 8 12 16 20 24 28
  144. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  145. *
  146. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  147. * FIXME: the top 17 bits of BR2.
  148. */
  149. #define CFG_BR2_PRELIM 0xf0001861
  150. /*
  151. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  152. *
  153. * For OR2, need:
  154. * 64MB mask for AM, OR2[0:7] = 1111 1100
  155. * XAM, OR2[17:18] = 11
  156. * 9 columns OR2[19-21] = 010
  157. * 13 rows OR2[23-25] = 100
  158. * EAD set for extra time OR[31] = 1
  159. *
  160. * 0 4 8 12 16 20 24 28
  161. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  162. */
  163. #define CFG_OR2_PRELIM 0xfc006901
  164. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  165. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  166. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  167. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  168. /*
  169. * LSDMR masks
  170. */
  171. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  172. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  173. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  174. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  175. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  176. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  177. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  178. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  179. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  180. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  181. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  182. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  183. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  184. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  185. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  186. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  187. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  188. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  189. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  190. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  191. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  192. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  193. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  194. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
  195. | CFG_LBC_LSDMR_RFCR5 \
  196. | CFG_LBC_LSDMR_PRETOACT3 \
  197. | CFG_LBC_LSDMR_ACTTORW3 \
  198. | CFG_LBC_LSDMR_BL8 \
  199. | CFG_LBC_LSDMR_WRC2 \
  200. | CFG_LBC_LSDMR_CL3 \
  201. | CFG_LBC_LSDMR_RFEN \
  202. )
  203. /*
  204. * SDRAM Controller configuration sequence.
  205. */
  206. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  207. | CFG_LBC_LSDMR_OP_PCHALL)
  208. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  209. | CFG_LBC_LSDMR_OP_ARFRSH)
  210. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  211. | CFG_LBC_LSDMR_OP_ARFRSH)
  212. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  213. | CFG_LBC_LSDMR_OP_MRW)
  214. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  215. | CFG_LBC_LSDMR_OP_NORMAL)
  216. /*
  217. * 32KB, 8-bit wide for ADS config reg
  218. */
  219. #define CFG_BR4_PRELIM 0xf8000801
  220. #define CFG_OR4_PRELIM 0xffffe1f1
  221. #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
  222. #define CONFIG_L1_INIT_RAM
  223. #define CFG_INIT_RAM_LOCK 1
  224. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  225. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  226. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  227. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  228. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  229. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  230. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  231. /* Serial Port */
  232. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  233. #undef CONFIG_CONS_NONE /* define if console on something else */
  234. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  235. #define CONFIG_BAUDRATE 115200
  236. #define CFG_BAUDRATE_TABLE \
  237. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  238. /* Use the HUSH parser */
  239. #define CFG_HUSH_PARSER
  240. #ifdef CFG_HUSH_PARSER
  241. #define CFG_PROMPT_HUSH_PS2 "> "
  242. #endif
  243. /* pass open firmware flat tree */
  244. #define CONFIG_OF_FLAT_TREE 1
  245. #define CONFIG_OF_BOARD_SETUP 1
  246. #define OF_CPU "PowerPC,8560@0"
  247. #define OF_SOC "soc8560@e0000000"
  248. #define OF_TBCLK (bd->bi_busfreq / 8)
  249. #define OF_STDOUT_PATH "/soc8560@e0000000/serial@4500"
  250. /*
  251. * I2C
  252. */
  253. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  254. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  255. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  256. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  257. #define CFG_I2C_SLAVE 0x7F
  258. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  259. #define CFG_I2C_OFFSET 0x3000
  260. /* RapidIO MMU */
  261. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  262. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  263. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  264. /*
  265. * General PCI
  266. * Memory space is mapped 1-1, but I/O space must start from 0.
  267. */
  268. #define CFG_PCI1_MEM_BASE 0x80000000
  269. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  270. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  271. #define CFG_PCI1_IO_BASE 0x00000000
  272. #define CFG_PCI1_IO_PHYS 0xe2000000
  273. #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
  274. #if defined(CONFIG_PCI)
  275. #define CONFIG_NET_MULTI
  276. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  277. #undef CONFIG_EEPRO100
  278. #undef CONFIG_TULIP
  279. #if !defined(CONFIG_PCI_PNP)
  280. #define PCI_ENET0_IOADDR 0xe0000000
  281. #define PCI_ENET0_MEMADDR 0xe0000000
  282. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  283. #endif
  284. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  285. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  286. #endif /* CONFIG_PCI */
  287. #ifdef CONFIG_TSEC_ENET
  288. #ifndef CONFIG_NET_MULTI
  289. #define CONFIG_NET_MULTI 1
  290. #endif
  291. #ifndef CONFIG_MII
  292. #define CONFIG_MII 1 /* MII PHY management */
  293. #endif
  294. #define CONFIG_TSEC1 1
  295. #define CONFIG_TSEC1_NAME "TSEC0"
  296. #define CONFIG_TSEC2 1
  297. #define CONFIG_TSEC2_NAME "TSEC1"
  298. #define TSEC1_PHY_ADDR 0
  299. #define TSEC2_PHY_ADDR 1
  300. #define TSEC1_PHYIDX 0
  301. #define TSEC2_PHYIDX 0
  302. #define TSEC1_FLAGS TSEC_GIGABIT
  303. #define TSEC2_FLAGS TSEC_GIGABIT
  304. /* Options are: TSEC[0-1] */
  305. #define CONFIG_ETHPRIME "TSEC0"
  306. #endif /* CONFIG_TSEC_ENET */
  307. #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
  308. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  309. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  310. #if (CONFIG_ETHER_INDEX == 2)
  311. /*
  312. * - Rx-CLK is CLK13
  313. * - Tx-CLK is CLK14
  314. * - Select bus for bd/buffers
  315. * - Full duplex
  316. */
  317. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  318. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  319. #define CFG_CPMFCR_RAMTYPE 0
  320. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  321. #define FETH2_RST 0x01
  322. #elif (CONFIG_ETHER_INDEX == 3)
  323. /* need more definitions here for FE3 */
  324. #define FETH3_RST 0x80
  325. #endif /* CONFIG_ETHER_INDEX */
  326. #ifndef CONFIG_MII
  327. #define CONFIG_MII 1 /* MII PHY management */
  328. #endif
  329. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  330. /*
  331. * GPIO pins used for bit-banged MII communications
  332. */
  333. #define MDIO_PORT 2 /* Port C */
  334. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  335. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  336. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  337. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  338. else iop->pdat &= ~0x00400000
  339. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  340. else iop->pdat &= ~0x00200000
  341. #define MIIDELAY udelay(1)
  342. #endif
  343. /*
  344. * Environment
  345. */
  346. #ifndef CFG_RAMBOOT
  347. #define CFG_ENV_IS_IN_FLASH 1
  348. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  349. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  350. #define CFG_ENV_SIZE 0x2000
  351. #else
  352. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  353. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  354. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  355. #define CFG_ENV_SIZE 0x2000
  356. #endif
  357. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  358. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  359. /*
  360. * BOOTP options
  361. */
  362. #define CONFIG_BOOTP_BOOTFILESIZE
  363. #define CONFIG_BOOTP_BOOTPATH
  364. #define CONFIG_BOOTP_GATEWAY
  365. #define CONFIG_BOOTP_HOSTNAME
  366. /*
  367. * Command line configuration.
  368. */
  369. #include <config_cmd_default.h>
  370. #define CONFIG_CMD_PING
  371. #define CONFIG_CMD_I2C
  372. #if defined(CONFIG_PCI)
  373. #define CONFIG_CMD_PCI
  374. #endif
  375. #if defined(CONFIG_ETHER_ON_FCC)
  376. #define CONFIG_CMD_MII
  377. #endif
  378. #if defined(CFG_RAMBOOT)
  379. #undef CONFIG_CMD_ENV
  380. #undef CONFIG_CMD_LOADS
  381. #endif
  382. #undef CONFIG_WATCHDOG /* watchdog disabled */
  383. /*
  384. * Miscellaneous configurable options
  385. */
  386. #define CFG_LONGHELP /* undef to save memory */
  387. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  388. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  389. #if defined(CONFIG_CMD_KGDB)
  390. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  391. #else
  392. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  393. #endif
  394. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  395. #define CFG_MAXARGS 16 /* max number of command args */
  396. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  397. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  398. /*
  399. * For booting Linux, the board info and command line data
  400. * have to be in the first 8 MB of memory, since this is
  401. * the maximum mapped by the Linux kernel during initialization.
  402. */
  403. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  404. /* Cache Configuration */
  405. #define CFG_DCACHE_SIZE 32768
  406. #define CFG_CACHELINE_SIZE 32
  407. #if defined(CONFIG_CMD_KGDB)
  408. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  409. #endif
  410. /*
  411. * Internal Definitions
  412. *
  413. * Boot Flags
  414. */
  415. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  416. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  417. #if defined(CONFIG_CMD_KGDB)
  418. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  419. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  420. #endif
  421. /*
  422. * Environment Configuration
  423. */
  424. /* The mac addresses for all ethernet interface */
  425. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  426. #define CONFIG_HAS_ETH0
  427. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  428. #define CONFIG_HAS_ETH1
  429. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  430. #define CONFIG_HAS_ETH2
  431. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  432. #endif
  433. #define CONFIG_IPADDR 192.168.1.253
  434. #define CONFIG_HOSTNAME unknown
  435. #define CONFIG_ROOTPATH /nfsroot
  436. #define CONFIG_BOOTFILE your.uImage
  437. #define CONFIG_SERVERIP 192.168.1.1
  438. #define CONFIG_GATEWAYIP 192.168.1.1
  439. #define CONFIG_NETMASK 255.255.255.0
  440. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  441. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  442. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  443. #define CONFIG_BAUDRATE 115200
  444. #define CONFIG_EXTRA_ENV_SETTINGS \
  445. "netdev=eth0\0" \
  446. "consoledev=ttyCPM\0" \
  447. "ramdiskaddr=1000000\0" \
  448. "ramdiskfile=your.ramdisk.u-boot\0" \
  449. "fdtaddr=400000\0" \
  450. "fdtfile=mpc8560ads.dtb\0"
  451. #define CONFIG_NFSBOOTCOMMAND \
  452. "setenv bootargs root=/dev/nfs rw " \
  453. "nfsroot=$serverip:$rootpath " \
  454. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  455. "console=$consoledev,$baudrate $othbootargs;" \
  456. "tftp $loadaddr $bootfile;" \
  457. "tftp $fdtaddr $fdtfile;" \
  458. "bootm $loadaddr - $fdtaddr"
  459. #define CONFIG_RAMBOOTCOMMAND \
  460. "setenv bootargs root=/dev/ram rw " \
  461. "console=$consoledev,$baudrate $othbootargs;" \
  462. "tftp $ramdiskaddr $ramdiskfile;" \
  463. "tftp $loadaddr $bootfile;" \
  464. "tftp $fdtaddr $fdtfile;" \
  465. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  466. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  467. #endif /* __CONFIG_H */