MPC832XEMDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #ifndef __CONFIG_H
  20. #define __CONFIG_H
  21. #undef DEBUG
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_E300 1 /* E300 family */
  26. #define CONFIG_QE 1 /* Has QE */
  27. #define CONFIG_MPC83XX 1 /* MPC83xx family */
  28. #define CONFIG_MPC832X 1 /* MPC832x CPU specific */
  29. #define CONFIG_MPC832XEMDS 1 /* MPC832XEMDS board specific */
  30. #undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
  31. #undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
  32. /*
  33. * System Clock Setup
  34. */
  35. #ifdef CONFIG_PCISLAVE
  36. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  37. #else
  38. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  39. #endif
  40. #ifndef CONFIG_SYS_CLK_FREQ
  41. #define CONFIG_SYS_CLK_FREQ 66000000
  42. #endif
  43. /*
  44. * Hardware Reset Configuration Word
  45. */
  46. #define CFG_HRCW_LOW (\
  47. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  48. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  49. HRCWL_VCO_1X2 |\
  50. HRCWL_CSB_TO_CLKIN_2X1 |\
  51. HRCWL_CORE_TO_CSB_2X1 |\
  52. HRCWL_CE_PLL_VCO_DIV_2 |\
  53. HRCWL_CE_PLL_DIV_1X1 |\
  54. HRCWL_CE_TO_PLL_1X3)
  55. #ifdef CONFIG_PCISLAVE
  56. #define CFG_HRCW_HIGH (\
  57. HRCWH_PCI_AGENT |\
  58. HRCWH_PCI1_ARBITER_DISABLE |\
  59. HRCWH_CORE_ENABLE |\
  60. HRCWH_FROM_0XFFF00100 |\
  61. HRCWH_BOOTSEQ_DISABLE |\
  62. HRCWH_SW_WATCHDOG_DISABLE |\
  63. HRCWH_ROM_LOC_LOCAL_16BIT |\
  64. HRCWH_BIG_ENDIAN |\
  65. HRCWH_LALE_NORMAL)
  66. #else
  67. #define CFG_HRCW_HIGH (\
  68. HRCWH_PCI_HOST |\
  69. HRCWH_PCI1_ARBITER_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT |\
  75. HRCWH_BIG_ENDIAN |\
  76. HRCWH_LALE_NORMAL)
  77. #endif
  78. /*
  79. * System IO Config
  80. */
  81. #define CFG_SICRL 0x00000000
  82. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  83. #define CONFIG_BOARD_EARLY_INIT_R
  84. /*
  85. * IMMR new address
  86. */
  87. #define CFG_IMMR 0xE0000000
  88. /*
  89. * DDR Setup
  90. */
  91. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
  92. #define CFG_SDRAM_BASE CFG_DDR_BASE
  93. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  94. #define CFG_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
  95. #undef CONFIG_SPD_EEPROM
  96. #if defined(CONFIG_SPD_EEPROM)
  97. /* Determine DDR configuration from I2C interface
  98. */
  99. #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
  100. #else
  101. /* Manually set up DDR parameters
  102. */
  103. #define CFG_DDR_SIZE 128 /* MB */
  104. #define CFG_DDR_CS0_CONFIG 0x80840102
  105. #define CFG_DDR_TIMING_0 0x00220802
  106. #define CFG_DDR_TIMING_1 0x3935d322
  107. #define CFG_DDR_TIMING_2 0x0f9048ca
  108. #define CFG_DDR_TIMING_3 0x00000000
  109. #define CFG_DDR_CLK_CNTL 0x02000000
  110. #define CFG_DDR_MODE 0x44400232
  111. #define CFG_DDR_MODE2 0x8000c000
  112. #define CFG_DDR_INTERVAL 0x03200064
  113. #define CFG_DDR_CS0_BNDS 0x00000007
  114. #define CFG_DDR_SDRAM_CFG 0x43080000
  115. #define CFG_DDR_SDRAM_CFG2 0x00401000
  116. #endif
  117. /*
  118. * Memory test
  119. */
  120. #undef CFG_DRAM_TEST /* memory test, takes time */
  121. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  122. #define CFG_MEMTEST_END 0x00100000
  123. /*
  124. * The reserved memory
  125. */
  126. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  127. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  128. #define CFG_RAMBOOT
  129. #else
  130. #undef CFG_RAMBOOT
  131. #endif
  132. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  133. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  134. /*
  135. * Initial RAM Base Address Setup
  136. */
  137. #define CFG_INIT_RAM_LOCK 1
  138. #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  139. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
  140. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  141. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  142. /*
  143. * Local Bus Configuration & Clock Setup
  144. */
  145. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_2)
  146. #define CFG_LBC_LBCR 0x00000000
  147. /*
  148. * FLASH on the Local Bus
  149. */
  150. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  151. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  152. #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */
  153. #define CFG_FLASH_SIZE 16 /* FLASH size is 16M */
  154. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  155. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  156. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
  157. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  158. BR_V) /* valid */
  159. #define CFG_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
  160. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  161. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  162. #undef CFG_FLASH_CHECKSUM
  163. /*
  164. * BCSR on the Local Bus
  165. */
  166. #define CFG_BCSR 0xF8000000
  167. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  168. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  169. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
  170. #define CFG_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  171. /*
  172. * SDRAM on the Local Bus
  173. */
  174. #undef CFG_LB_SDRAM /* The board has not SRDAM on local bus */
  175. #ifdef CFG_LB_SDRAM
  176. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
  177. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  178. #define CFG_LBLAWBAR2_PRELIM CFG_LBC_SDRAM_BASE
  179. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
  180. /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
  181. /*
  182. * Base Register 2 and Option Register 2 configure SDRAM.
  183. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  184. *
  185. * For BR2, need:
  186. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  187. * port size = 32-bits = BR2[19:20] = 11
  188. * no parity checking = BR2[21:22] = 00
  189. * SDRAM for MSEL = BR2[24:26] = 011
  190. * Valid = BR[31] = 1
  191. *
  192. * 0 4 8 12 16 20 24 28
  193. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  194. *
  195. * CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  196. * the top 17 bits of BR2.
  197. */
  198. #define CFG_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
  199. /*
  200. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  201. *
  202. * For OR2, need:
  203. * 64MB mask for AM, OR2[0:7] = 1111 1100
  204. * XAM, OR2[17:18] = 11
  205. * 9 columns OR2[19-21] = 010
  206. * 13 rows OR2[23-25] = 100
  207. * EAD set for extra time OR[31] = 1
  208. *
  209. * 0 4 8 12 16 20 24 28
  210. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  211. */
  212. #define CFG_OR2_PRELIM 0xfc006901
  213. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  214. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  215. /*
  216. * LSDMR masks
  217. */
  218. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  219. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  220. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  221. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  222. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  223. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  224. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  225. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  226. #define CFG_LBC_LSDMR_COMMON 0x0063b723
  227. /*
  228. * SDRAM Controller configuration sequence.
  229. */
  230. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  231. | CFG_LBC_LSDMR_OP_PCHALL)
  232. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  233. | CFG_LBC_LSDMR_OP_ARFRSH)
  234. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  235. | CFG_LBC_LSDMR_OP_ARFRSH)
  236. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  237. | CFG_LBC_LSDMR_OP_MRW)
  238. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  239. | CFG_LBC_LSDMR_OP_NORMAL)
  240. #endif
  241. /*
  242. * Windows to access PIB via local bus
  243. */
  244. #define CFG_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */
  245. #define CFG_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
  246. /*
  247. * CS2 on Local Bus, to PIB
  248. */
  249. #define CFG_BR2_PRELIM 0xf8008801 /* CS2 base address at 0xf8008000 */
  250. #define CFG_OR2_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  251. /*
  252. * CS3 on Local Bus, to PIB
  253. */
  254. #define CFG_BR3_PRELIM 0xf8010801 /* CS3 base address at 0xf8010000 */
  255. #define CFG_OR3_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  256. /*
  257. * Serial Port
  258. */
  259. #define CONFIG_CONS_INDEX 1
  260. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  261. #define CFG_NS16550
  262. #define CFG_NS16550_SERIAL
  263. #define CFG_NS16550_REG_SIZE 1
  264. #define CFG_NS16550_CLK get_bus_freq(0)
  265. #define CFG_BAUDRATE_TABLE \
  266. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  267. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  268. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  269. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  270. /* Use the HUSH parser */
  271. #define CFG_HUSH_PARSER
  272. #ifdef CFG_HUSH_PARSER
  273. #define CFG_PROMPT_HUSH_PS2 "> "
  274. #endif
  275. /* pass open firmware flat tree */
  276. #define CONFIG_OF_LIBFDT 1
  277. #define CONFIG_OF_BOARD_SETUP 1
  278. #define OF_CPU "PowerPC,8323@0"
  279. #define OF_SOC "soc8323@e0000000"
  280. #define OF_QE "qe@e0100000"
  281. #define OF_TBCLK (bd->bi_busfreq / 4)
  282. #define OF_STDOUT_PATH "/soc8323@e0000000/serial@4500"
  283. /* I2C */
  284. #define CONFIG_HARD_I2C /* I2C with hardware support */
  285. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  286. #define CONFIG_FSL_I2C
  287. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  288. #define CFG_I2C_SLAVE 0x7F
  289. #define CFG_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  290. #define CFG_I2C_OFFSET 0x3000
  291. /*
  292. * Config on-board RTC
  293. */
  294. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  295. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  296. /*
  297. * General PCI
  298. * Addresses are mapped 1-1.
  299. */
  300. #define CFG_PCI_MEM_BASE 0x80000000
  301. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
  302. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
  303. #define CFG_PCI_MMIO_BASE 0x90000000
  304. #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
  305. #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
  306. #define CFG_PCI_IO_BASE 0xE0300000
  307. #define CFG_PCI_IO_PHYS 0xE0300000
  308. #define CFG_PCI_IO_SIZE 0x100000 /* 1M */
  309. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE
  310. #define CFG_PCI_SLV_MEM_BUS 0x00000000
  311. #define CFG_PCI_SLV_MEM_SIZE 0x80000000
  312. #ifdef CONFIG_PCI
  313. #define CONFIG_NET_MULTI
  314. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  315. #undef CONFIG_EEPRO100
  316. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  317. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  318. #endif /* CONFIG_PCI */
  319. #ifndef CONFIG_NET_MULTI
  320. #define CONFIG_NET_MULTI 1
  321. #endif
  322. /*
  323. * QE UEC ethernet configuration
  324. */
  325. #define CONFIG_UEC_ETH
  326. #define CONFIG_ETHPRIME "Freescale GETH"
  327. #define CONFIG_UEC_ETH1 /* ETH3 */
  328. #ifdef CONFIG_UEC_ETH1
  329. #define CFG_UEC1_UCC_NUM 2 /* UCC3 */
  330. #define CFG_UEC1_RX_CLK QE_CLK9
  331. #define CFG_UEC1_TX_CLK QE_CLK10
  332. #define CFG_UEC1_ETH_TYPE FAST_ETH
  333. #define CFG_UEC1_PHY_ADDR 3
  334. #define CFG_UEC1_INTERFACE_MODE ENET_100_MII
  335. #endif
  336. #define CONFIG_UEC_ETH2 /* ETH4 */
  337. #ifdef CONFIG_UEC_ETH2
  338. #define CFG_UEC2_UCC_NUM 3 /* UCC4 */
  339. #define CFG_UEC2_RX_CLK QE_CLK7
  340. #define CFG_UEC2_TX_CLK QE_CLK8
  341. #define CFG_UEC2_ETH_TYPE FAST_ETH
  342. #define CFG_UEC2_PHY_ADDR 4
  343. #define CFG_UEC2_INTERFACE_MODE ENET_100_MII
  344. #endif
  345. /*
  346. * Environment
  347. */
  348. #ifndef CFG_RAMBOOT
  349. #define CFG_ENV_IS_IN_FLASH 1
  350. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  351. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  352. #define CFG_ENV_SIZE 0x2000
  353. #else
  354. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  355. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  356. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  357. #define CFG_ENV_SIZE 0x2000
  358. #endif
  359. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  360. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  361. /*
  362. * BOOTP options
  363. */
  364. #define CONFIG_BOOTP_BOOTFILESIZE
  365. #define CONFIG_BOOTP_BOOTPATH
  366. #define CONFIG_BOOTP_GATEWAY
  367. #define CONFIG_BOOTP_HOSTNAME
  368. /*
  369. * Command line configuration.
  370. */
  371. #include <config_cmd_default.h>
  372. #define CONFIG_CMD_PING
  373. #define CONFIG_CMD_I2C
  374. #define CONFIG_CMD_ASKENV
  375. #if defined(CONFIG_PCI)
  376. #define CONFIG_CMD_PCI
  377. #endif
  378. #if defined(CFG_RAMBOOT)
  379. #undef CONFIG_CMD_ENV
  380. #undef CONFIG_CMD_LOADS
  381. #endif
  382. #undef CONFIG_WATCHDOG /* watchdog disabled */
  383. /*
  384. * Miscellaneous configurable options
  385. */
  386. #define CFG_LONGHELP /* undef to save memory */
  387. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  388. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  389. #if defined(CONFIG_CMD_KGDB)
  390. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  391. #else
  392. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  393. #endif
  394. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  395. #define CFG_MAXARGS 16 /* max number of command args */
  396. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  397. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  398. /*
  399. * For booting Linux, the board info and command line data
  400. * have to be in the first 8 MB of memory, since this is
  401. * the maximum mapped by the Linux kernel during initialization.
  402. */
  403. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  404. /*
  405. * Core HID Setup
  406. */
  407. #define CFG_HID0_INIT 0x000000000
  408. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  409. #define CFG_HID2 HID2_HBE
  410. /*
  411. * Cache Config
  412. */
  413. #define CFG_DCACHE_SIZE 16384
  414. #define CFG_CACHELINE_SIZE 32
  415. #if defined(CONFIG_CMD_KGDB)
  416. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value */
  417. #endif
  418. /*
  419. * MMU Setup
  420. */
  421. /* DDR: cache cacheable */
  422. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  423. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  424. #define CFG_DBAT0L CFG_IBAT0L
  425. #define CFG_DBAT0U CFG_IBAT0U
  426. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  427. #define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
  428. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  429. #define CFG_IBAT1U (CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  430. #define CFG_DBAT1L CFG_IBAT1L
  431. #define CFG_DBAT1U CFG_IBAT1U
  432. /* BCSR: cache-inhibit and guarded */
  433. #define CFG_IBAT2L (CFG_BCSR | BATL_PP_10 | \
  434. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  435. #define CFG_IBAT2U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  436. #define CFG_DBAT2L CFG_IBAT2L
  437. #define CFG_DBAT2U CFG_IBAT2U
  438. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  439. #define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  440. #define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  441. #define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
  442. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  443. #define CFG_DBAT3U CFG_IBAT3U
  444. #define CFG_IBAT4L (0)
  445. #define CFG_IBAT4U (0)
  446. #define CFG_DBAT4L CFG_IBAT4L
  447. #define CFG_DBAT4U CFG_IBAT4U
  448. /* Stack in dcache: cacheable, no memory coherence */
  449. #define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10)
  450. #define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  451. #define CFG_DBAT5L CFG_IBAT5L
  452. #define CFG_DBAT5U CFG_IBAT5U
  453. #ifdef CONFIG_PCI
  454. /* PCI MEM space: cacheable */
  455. #define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  456. #define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  457. #define CFG_DBAT6L CFG_IBAT6L
  458. #define CFG_DBAT6U CFG_IBAT6U
  459. /* PCI MMIO space: cache-inhibit and guarded */
  460. #define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \
  461. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  462. #define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  463. #define CFG_DBAT7L CFG_IBAT7L
  464. #define CFG_DBAT7U CFG_IBAT7U
  465. #else
  466. #define CFG_IBAT6L (0)
  467. #define CFG_IBAT6U (0)
  468. #define CFG_IBAT7L (0)
  469. #define CFG_IBAT7U (0)
  470. #define CFG_DBAT6L CFG_IBAT6L
  471. #define CFG_DBAT6U CFG_IBAT6U
  472. #define CFG_DBAT7L CFG_IBAT7L
  473. #define CFG_DBAT7U CFG_IBAT7U
  474. #endif
  475. /*
  476. * Internal Definitions
  477. *
  478. * Boot Flags
  479. */
  480. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  481. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  482. #if defined(CONFIG_CMD_KGDB)
  483. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  484. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  485. #endif
  486. /*
  487. * Environment Configuration
  488. */
  489. #define CONFIG_ENV_OVERWRITE
  490. #if defined(CONFIG_UEC_ETH)
  491. #define CONFIG_ETHADDR 00:04:9f:ef:03:01
  492. #define CONFIG_HAS_ETH1
  493. #define CONFIG_ETH1ADDR 00:04:9f:ef:03:02
  494. #endif
  495. #define CONFIG_BAUDRATE 115200
  496. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  497. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  498. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  499. #define CONFIG_EXTRA_ENV_SETTINGS \
  500. "netdev=eth0\0" \
  501. "consoledev=ttyS0\0" \
  502. "ramdiskaddr=1000000\0" \
  503. "ramdiskfile=ramfs.83xx\0" \
  504. "fdtaddr=400000\0" \
  505. "fdtfile=mpc832xemds.dtb\0" \
  506. ""
  507. #define CONFIG_NFSBOOTCOMMAND \
  508. "setenv bootargs root=/dev/nfs rw " \
  509. "nfsroot=$serverip:$rootpath " \
  510. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  511. "console=$consoledev,$baudrate $othbootargs;" \
  512. "tftp $loadaddr $bootfile;" \
  513. "tftp $fdtaddr $fdtfile;" \
  514. "bootm $loadaddr - $fdtaddr"
  515. #define CONFIG_RAMBOOTCOMMAND \
  516. "setenv bootargs root=/dev/ram rw " \
  517. "console=$consoledev,$baudrate $othbootargs;" \
  518. "tftp $ramdiskaddr $ramdiskfile;" \
  519. "tftp $loadaddr $bootfile;" \
  520. "tftp $fdtaddr $fdtfile;" \
  521. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  522. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  523. #endif /* __CONFIG_H */