MPC8313ERDB.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8313epb board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_E300 1
  31. #define CONFIG_MPC83XX 1
  32. #define CONFIG_MPC831X 1
  33. #define CONFIG_MPC8313 1
  34. #define CONFIG_MPC8313ERDB 1
  35. #define CONFIG_PCI
  36. #define CONFIG_83XX_GENERIC_PCI
  37. #ifdef CFG_66MHZ
  38. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  39. #elif defined(CFG_33MHZ)
  40. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  41. #else
  42. #error Unknown oscillator frequency.
  43. #endif
  44. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  45. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  46. #define CFG_IMMR 0xE0000000
  47. #define CFG_MEMTEST_START 0x00001000
  48. #define CFG_MEMTEST_END 0x07f00000
  49. /* Early revs of this board will lock up hard when attempting
  50. * to access the PMC registers, unless a JTAG debugger is
  51. * connected, or some resistor modifications are made.
  52. */
  53. #define CFG_8313ERDB_BROKEN_PMC 1
  54. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  55. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  56. /*
  57. * DDR Setup
  58. */
  59. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  60. #define CFG_SDRAM_BASE CFG_DDR_BASE
  61. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  62. /*
  63. * Manually set up DDR parameters, as this board does not
  64. * seem to have the SPD connected to I2C.
  65. */
  66. #define CFG_DDR_SIZE 128 /* MB */
  67. #define CFG_DDR_CONFIG ( CSCONFIG_EN | CSCONFIG_AP \
  68. | 0x00040000 /* TODO */ \
  69. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
  70. /* 0x80840102 */
  71. #define CFG_DDR_TIMING_3 0x00000000
  72. #define CFG_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  73. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  74. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  75. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  76. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  77. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  78. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  79. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  80. /* 0x00220802 */
  81. #define CFG_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
  82. | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  83. | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
  84. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  85. | (13 << TIMING_CFG1_REFREC_SHIFT ) \
  86. | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
  87. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  88. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  89. /* 0x3935d322 */
  90. #define CFG_DDR_TIMING_2 ( ( 0 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  91. | (31 << TIMING_CFG2_CPO_SHIFT ) \
  92. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  93. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  94. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  95. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  96. | (10 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  97. /* 0x0f9048ca */ /* P9-45,may need tuning */
  98. #define CFG_DDR_INTERVAL ( ( 800 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  99. | ( 100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  100. /* 0x03200064 */
  101. #if defined(CONFIG_DDR_2T_TIMING)
  102. #define CFG_SDRAM_CFG ( SDRAM_CFG_SREN \
  103. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  104. | SDRAM_CFG_2T_EN \
  105. | SDRAM_CFG_DBW_32 )
  106. #else
  107. #define CFG_SDRAM_CFG ( SDRAM_CFG_SREN \
  108. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  109. | SDRAM_CFG_32_BE )
  110. /* 0x43080000 */
  111. #endif
  112. #define CFG_SDRAM_CFG2 0x00401000;
  113. /* set burst length to 8 for 32-bit data path */
  114. #define CFG_DDR_MODE ( ( 0x4440 << SDRAM_MODE_ESD_SHIFT ) \
  115. | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
  116. /* 0x44400232 */
  117. #define CFG_DDR_MODE_2 0x8000C000;
  118. #define CFG_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  119. /*0x02000000*/
  120. #define CFG_DDRCDR_VALUE ( DDRCDR_EN \
  121. | DDRCDR_PZ_NOMZ \
  122. | DDRCDR_NZ_NOMZ \
  123. | DDRCDR_M_ODR )
  124. /*
  125. * FLASH on the Local Bus
  126. */
  127. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  128. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  129. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  130. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  131. #define CFG_FLASH_EMPTY_INFO /* display empty sectors */
  132. #define CFG_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
  133. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  134. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  135. BR_V) /* valid */
  136. #define CFG_OR0_PRELIM ( 0xFF000000 /* 16 MByte */ \
  137. | OR_GPCM_XACS \
  138. | OR_GPCM_SCY_9 \
  139. | OR_GPCM_EHTR \
  140. | OR_GPCM_EAD )
  141. /* 0xFF006FF7 TODO SLOW 16 MB flash size */
  142. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  143. #define CFG_LBLAWAR0_PRELIM 0x80000017 /* 16 MB window size */
  144. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  145. #define CFG_MAX_FLASH_SECT 135 /* sectors per device */
  146. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  147. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  148. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  149. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  150. #define CFG_RAMBOOT
  151. #endif
  152. #define CFG_INIT_RAM_LOCK 1
  153. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  154. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  155. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  156. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  157. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  158. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  159. #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  160. /*
  161. * Local Bus LCRR and LBCR regs
  162. */
  163. #define CFG_LCRR LCRR_EADC_1 | LCRR_CLKDIV_2 /* 0x00010002 */
  164. #define CFG_LBC_LBCR ( 0x00040000 /* TODO */ \
  165. | (0xFF << LBCR_BMT_SHIFT) \
  166. | 0xF ) /* 0x0004ff0f */
  167. #define CFG_LBC_MRTPR 0x20000000 /*TODO */ /* LB refresh timer prescal, 266MHz/32 */
  168. /* drivers/nand/nand.c */
  169. #define CFG_NAND_BASE 0xE2800000 /* 0xF0000000 */
  170. #define CFG_MAX_NAND_DEVICE 1
  171. #define NAND_MAX_CHIPS 1
  172. #define CONFIG_MTD_NAND_VERIFY_WRITE
  173. #define CFG_BR1_PRELIM ( CFG_NAND_BASE \
  174. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  175. | BR_PS_8 /* Port Size = 8 bit */ \
  176. | BR_MS_FCM /* MSEL = FCM */ \
  177. | BR_V ) /* valid */
  178. #define CFG_OR1_PRELIM ( 0xFFFF8000 /* length 32K */ \
  179. | OR_FCM_CSCT \
  180. | OR_FCM_CST \
  181. | OR_FCM_CHT \
  182. | OR_FCM_SCY_1 \
  183. | OR_FCM_TRLX \
  184. | OR_FCM_EHTR )
  185. /* 0xFFFF8396 */
  186. #define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE
  187. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  188. #define CFG_VSC7385_BASE 0xF0000000
  189. #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
  190. #define CFG_BR2_PRELIM 0xf0000801 /* VSC7385 Base address */
  191. #define CFG_OR2_PRELIM 0xfffe09ff /* VSC7385, 128K bytes*/
  192. #define CFG_LBLAWBAR2_PRELIM CFG_VSC7385_BASE/* Access window base at VSC7385 base */
  193. #define CFG_LBLAWAR2_PRELIM 0x80000010 /* Access window size 128K */
  194. /* local bus read write buffer mapping */
  195. #define CFG_BR3_PRELIM 0xFA000801 /* map at 0xFA000000 */
  196. #define CFG_OR3_PRELIM 0xFFFF8FF7 /* 32kB */
  197. #define CFG_LBLAWBAR3_PRELIM 0xFA000000
  198. #define CFG_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
  199. /* pass open firmware flat tree */
  200. #define CONFIG_OF_LIBFDT 1
  201. #define CONFIG_OF_BOARD_SETUP 1
  202. #define OF_CPU "PowerPC,8313@0"
  203. #define OF_SOC "soc8313@e0000000"
  204. #define OF_TBCLK (bd->bi_busfreq / 4)
  205. #define OF_STDOUT_PATH "/soc8313@e0000000/serial@4500"
  206. /*
  207. * Serial Port
  208. */
  209. #define CONFIG_CONS_INDEX 1
  210. #define CFG_NS16550
  211. #define CFG_NS16550_SERIAL
  212. #define CFG_NS16550_REG_SIZE 1
  213. #define CFG_NS16550_CLK get_bus_freq(0)
  214. #define CFG_BAUDRATE_TABLE \
  215. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  216. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  217. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  218. /* Use the HUSH parser */
  219. #define CFG_HUSH_PARSER
  220. #define CFG_PROMPT_HUSH_PS2 "> "
  221. /* I2C */
  222. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  223. #define CONFIG_FSL_I2C
  224. #define CONFIG_I2C_MULTI_BUS
  225. #define CONFIG_I2C_CMD_TREE
  226. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  227. #define CFG_I2C_SLAVE 0x7F
  228. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  229. #define CFG_I2C_OFFSET 0x3000
  230. #define CFG_I2C2_OFFSET 0x3100
  231. /* TSEC */
  232. #define CFG_TSEC1_OFFSET 0x24000
  233. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  234. #define CFG_TSEC2_OFFSET 0x25000
  235. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  236. #define CONFIG_NET_MULTI
  237. /*
  238. * General PCI
  239. * Addresses are mapped 1-1.
  240. */
  241. #define CFG_PCI1_MEM_BASE 0x80000000
  242. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  243. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  244. #define CFG_PCI1_MMIO_BASE 0x90000000
  245. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  246. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  247. #define CFG_PCI1_IO_BASE 0x00000000
  248. #define CFG_PCI1_IO_PHYS 0xE2000000
  249. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  250. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  251. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  252. /*
  253. * TSEC configuration
  254. */
  255. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  256. #ifndef CONFIG_NET_MULTI
  257. #define CONFIG_NET_MULTI 1
  258. #endif
  259. #define CONFIG_GMII 1 /* MII PHY management */
  260. #define CONFIG_TSEC1 1
  261. #define CONFIG_TSEC1_NAME "TSEC0"
  262. #define CONFIG_TSEC2 1
  263. #define CONFIG_TSEC2_NAME "TSEC1"
  264. #define TSEC1_PHY_ADDR 0x1c
  265. #define TSEC2_PHY_ADDR 4
  266. #define TSEC1_FLAGS TSEC_GIGABIT
  267. #define TSEC2_FLAGS TSEC_GIGABIT
  268. #define TSEC1_PHYIDX 0
  269. #define TSEC2_PHYIDX 0
  270. /* Options are: TSEC[0-1] */
  271. #define CONFIG_ETHPRIME "TSEC1"
  272. /*
  273. * Configure on-board RTC
  274. */
  275. #define CONFIG_RTC_DS1337
  276. #define CFG_I2C_RTC_ADDR 0x68
  277. /*
  278. * Environment
  279. */
  280. #ifndef CFG_RAMBOOT
  281. #define CFG_ENV_IS_IN_FLASH 1
  282. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  283. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  284. #define CFG_ENV_SIZE 0x2000
  285. /* Address and size of Redundant Environment Sector */
  286. #else
  287. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  288. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  289. #define CFG_ENV_SIZE 0x2000
  290. #endif
  291. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  292. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  293. /*
  294. * BOOTP options
  295. */
  296. #define CONFIG_BOOTP_BOOTFILESIZE
  297. #define CONFIG_BOOTP_BOOTPATH
  298. #define CONFIG_BOOTP_GATEWAY
  299. #define CONFIG_BOOTP_HOSTNAME
  300. /*
  301. * Command line configuration.
  302. */
  303. #include <config_cmd_default.h>
  304. #define CONFIG_CMD_PING
  305. #define CONFIG_CMD_DHCP
  306. #define CONFIG_CMD_I2C
  307. #define CONFIG_CMD_MII
  308. #define CONFIG_CMD_DATE
  309. #define CONFIG_CMD_PCI
  310. #if defined(CFG_RAMBOOT)
  311. #undef CONFIG_CMD_ENV
  312. #undef CONFIG_CMD_LOADS
  313. #endif
  314. #define CONFIG_CMDLINE_EDITING 1
  315. /*
  316. * Miscellaneous configurable options
  317. */
  318. #define CFG_LONGHELP /* undef to save memory */
  319. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  320. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  321. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  322. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  323. #define CFG_MAXARGS 16 /* max number of command args */
  324. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  325. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  326. /*
  327. * For booting Linux, the board info and command line data
  328. * have to be in the first 8 MB of memory, since this is
  329. * the maximum mapped by the Linux kernel during initialization.
  330. */
  331. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  332. /* Cache Configuration */
  333. #define CFG_DCACHE_SIZE 16384
  334. #define CFG_CACHELINE_SIZE 32
  335. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  336. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  337. #ifdef CFG_66MHZ
  338. /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
  339. /* 0x62040000 */
  340. #define CFG_HRCW_LOW (\
  341. 0x20000000 /* reserved, must be set */ |\
  342. HRCWL_DDRCM |\
  343. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  344. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  345. HRCWL_CSB_TO_CLKIN_2X1 |\
  346. HRCWL_CORE_TO_CSB_2X1)
  347. #elif defined(CFG_33MHZ)
  348. /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
  349. /* 0x65040000 */
  350. #define CFG_HRCW_LOW (\
  351. 0x20000000 /* reserved, must be set */ |\
  352. HRCWL_DDRCM |\
  353. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  354. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  355. HRCWL_CSB_TO_CLKIN_5X1 |\
  356. HRCWL_CORE_TO_CSB_2X1)
  357. #endif
  358. /* 0xa0606c00 */
  359. #define CFG_HRCW_HIGH (\
  360. HRCWH_PCI_HOST |\
  361. HRCWH_PCI1_ARBITER_ENABLE |\
  362. HRCWH_CORE_ENABLE |\
  363. HRCWH_FROM_0X00000100 |\
  364. HRCWH_BOOTSEQ_DISABLE |\
  365. HRCWH_SW_WATCHDOG_DISABLE |\
  366. HRCWH_ROM_LOC_LOCAL_16BIT |\
  367. HRCWH_RL_EXT_LEGACY |\
  368. HRCWH_TSEC1M_IN_RGMII |\
  369. HRCWH_TSEC2M_IN_RGMII |\
  370. HRCWH_BIG_ENDIAN |\
  371. HRCWH_LALE_NORMAL)
  372. /* System IO Config */
  373. #define CFG_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
  374. #define CFG_SICRL SICRL_USBDR /* Enable Internal USB Phy */
  375. #define CFG_HID0_INIT 0x000000000
  376. #define CFG_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  377. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  378. #define CFG_HID2 HID2_HBE
  379. /* DDR @ 0x00000000 */
  380. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10)
  381. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  382. /* PCI @ 0x80000000 */
  383. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10)
  384. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  385. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  386. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  387. /* PCI2 not supported on 8313 */
  388. #define CFG_IBAT3L (0)
  389. #define CFG_IBAT3U (0)
  390. #define CFG_IBAT4L (0)
  391. #define CFG_IBAT4U (0)
  392. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  393. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  394. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  395. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  396. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10)
  397. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  398. #define CFG_IBAT7L (0)
  399. #define CFG_IBAT7U (0)
  400. #define CFG_DBAT0L CFG_IBAT0L
  401. #define CFG_DBAT0U CFG_IBAT0U
  402. #define CFG_DBAT1L CFG_IBAT1L
  403. #define CFG_DBAT1U CFG_IBAT1U
  404. #define CFG_DBAT2L CFG_IBAT2L
  405. #define CFG_DBAT2U CFG_IBAT2U
  406. #define CFG_DBAT3L CFG_IBAT3L
  407. #define CFG_DBAT3U CFG_IBAT3U
  408. #define CFG_DBAT4L CFG_IBAT4L
  409. #define CFG_DBAT4U CFG_IBAT4U
  410. #define CFG_DBAT5L CFG_IBAT5L
  411. #define CFG_DBAT5U CFG_IBAT5U
  412. #define CFG_DBAT6L CFG_IBAT6L
  413. #define CFG_DBAT6U CFG_IBAT6U
  414. #define CFG_DBAT7L CFG_IBAT7L
  415. #define CFG_DBAT7U CFG_IBAT7U
  416. /*
  417. * Internal Definitions
  418. *
  419. * Boot Flags
  420. */
  421. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  422. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  423. /*
  424. * Environment Configuration
  425. */
  426. #define CONFIG_ENV_OVERWRITE
  427. #define CONFIG_ETHADDR 00:E0:0C:00:95:01
  428. #define CONFIG_HAS_ETH1
  429. #define CONFIG_HAS_ETH0
  430. #define CONFIG_ETH1ADDR 00:E0:0C:00:95:02
  431. #define CONFIG_IPADDR 10.0.0.2
  432. #define CONFIG_SERVERIP 10.0.0.1
  433. #define CONFIG_GATEWAYIP 10.0.0.1
  434. #define CONFIG_NETMASK 255.0.0.0
  435. #define CONFIG_NETDEV eth1
  436. #define CONFIG_HOSTNAME mpc8313erdb
  437. #define CONFIG_ROOTPATH /nfs/root/path
  438. #define CONFIG_BOOTFILE uImage
  439. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  440. #define CONFIG_FDTFILE mpc8313erdb.dtb
  441. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  442. #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
  443. #define CONFIG_BAUDRATE 115200
  444. #define XMK_STR(x) #x
  445. #define MK_STR(x) XMK_STR(x)
  446. #define CONFIG_EXTRA_ENV_SETTINGS \
  447. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  448. "ethprime=TSEC1\0" \
  449. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  450. "tftpflash=tftpboot $loadaddr $uboot; " \
  451. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  452. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  453. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  454. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  455. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  456. "fdtaddr=400000\0" \
  457. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
  458. "console=ttyS0\0" \
  459. "setbootargs=setenv bootargs " \
  460. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  461. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  462. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  463. "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
  464. #define CONFIG_NFSBOOTCOMMAND \
  465. "setenv rootdev /dev/nfs;" \
  466. "run setbootargs;" \
  467. "run setipargs;" \
  468. "tftp $loadaddr $bootfile;" \
  469. "tftp $fdtaddr $fdtfile;" \
  470. "bootm $loadaddr - $fdtaddr"
  471. #define CONFIG_RAMBOOTCOMMAND \
  472. "setenv rootdev /dev/ram;" \
  473. "run setbootargs;" \
  474. "tftp $ramdiskaddr $ramdiskfile;" \
  475. "tftp $loadaddr $bootfile;" \
  476. "tftp $fdtaddr $fdtfile;" \
  477. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  478. #undef MK_STR
  479. #undef XMK_STR
  480. #endif /* __CONFIG_H */