immap_83xx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * (C) Copyright 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * MPC83xx Internal Memory Map
  5. *
  6. * Contributors:
  7. * Dave Liu <daveliu@freescale.com>
  8. * Tanya Jiang <tanya.jiang@freescale.com>
  9. * Mandy Lavi <mandy.lavi@freescale.com>
  10. * Eran Liberty <liberty@freescale.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. */
  28. #ifndef __IMMAP_83xx__
  29. #define __IMMAP_83xx__
  30. #include <asm/types.h>
  31. #include <asm/fsl_i2c.h>
  32. /*
  33. * Local Access Window
  34. */
  35. typedef struct law83xx {
  36. u32 bar; /* LBIU local access window base address register */
  37. u32 ar; /* LBIU local access window attribute register */
  38. } law83xx_t;
  39. /*
  40. * System configuration registers
  41. */
  42. typedef struct sysconf83xx {
  43. u32 immrbar; /* Internal memory map base address register */
  44. u8 res0[0x04];
  45. u32 altcbar; /* Alternate configuration base address register */
  46. u8 res1[0x14];
  47. law83xx_t lblaw[4]; /* LBIU local access window */
  48. u8 res2[0x20];
  49. law83xx_t pcilaw[2]; /* PCI local access window */
  50. u8 res3[0x30];
  51. law83xx_t ddrlaw[2]; /* DDR local access window */
  52. u8 res4[0x50];
  53. u32 sgprl; /* System General Purpose Register Low */
  54. u32 sgprh; /* System General Purpose Register High */
  55. u32 spridr; /* System Part and Revision ID Register */
  56. u8 res5[0x04];
  57. u32 spcr; /* System Priority Configuration Register */
  58. u32 sicrl; /* System I/O Configuration Register Low */
  59. u32 sicrh; /* System I/O Configuration Register High */
  60. u8 res6[0x0C];
  61. u32 ddrcdr; /* DDR Control Driver Register */
  62. u32 ddrdsr; /* DDR Debug Status Register */
  63. u8 res7[0xD0];
  64. } sysconf83xx_t;
  65. /*
  66. * Watch Dog Timer (WDT) Registers
  67. */
  68. typedef struct wdt83xx {
  69. u8 res0[4];
  70. u32 swcrr; /* System watchdog control register */
  71. u32 swcnr; /* System watchdog count register */
  72. u8 res1[2];
  73. u16 swsrr; /* System watchdog service register */
  74. u8 res2[0xF0];
  75. } wdt83xx_t;
  76. /*
  77. * RTC/PIT Module Registers
  78. */
  79. typedef struct rtclk83xx {
  80. u32 cnr; /* control register */
  81. u32 ldr; /* load register */
  82. u32 psr; /* prescale register */
  83. u32 ctr; /* counter value field register */
  84. u32 evr; /* event register */
  85. u32 alr; /* alarm register */
  86. u8 res0[0xE8];
  87. } rtclk83xx_t;
  88. /*
  89. * Global timer module
  90. */
  91. typedef struct gtm83xx {
  92. u8 cfr1; /* Timer1/2 Configuration */
  93. u8 res0[3];
  94. u8 cfr2; /* Timer3/4 Configuration */
  95. u8 res1[10];
  96. u16 mdr1; /* Timer1 Mode Register */
  97. u16 mdr2; /* Timer2 Mode Register */
  98. u16 rfr1; /* Timer1 Reference Register */
  99. u16 rfr2; /* Timer2 Reference Register */
  100. u16 cpr1; /* Timer1 Capture Register */
  101. u16 cpr2; /* Timer2 Capture Register */
  102. u16 cnr1; /* Timer1 Counter Register */
  103. u16 cnr2; /* Timer2 Counter Register */
  104. u16 mdr3; /* Timer3 Mode Register */
  105. u16 mdr4; /* Timer4 Mode Register */
  106. u16 rfr3; /* Timer3 Reference Register */
  107. u16 rfr4; /* Timer4 Reference Register */
  108. u16 cpr3; /* Timer3 Capture Register */
  109. u16 cpr4; /* Timer4 Capture Register */
  110. u16 cnr3; /* Timer3 Counter Register */
  111. u16 cnr4; /* Timer4 Counter Register */
  112. u16 evr1; /* Timer1 Event Register */
  113. u16 evr2; /* Timer2 Event Register */
  114. u16 evr3; /* Timer3 Event Register */
  115. u16 evr4; /* Timer4 Event Register */
  116. u16 psr1; /* Timer1 Prescaler Register */
  117. u16 psr2; /* Timer2 Prescaler Register */
  118. u16 psr3; /* Timer3 Prescaler Register */
  119. u16 psr4; /* Timer4 Prescaler Register */
  120. u8 res[0xC0];
  121. } gtm83xx_t;
  122. /*
  123. * Integrated Programmable Interrupt Controller
  124. */
  125. typedef struct ipic83xx {
  126. u32 sicfr; /* System Global Interrupt Configuration Register */
  127. u32 sivcr; /* System Global Interrupt Vector Register */
  128. u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
  129. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
  130. u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
  131. u8 res0[8];
  132. u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
  133. u32 simsr_h; /* System Internal Interrupt Mask Register - High */
  134. u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
  135. u8 res1[4];
  136. u32 sepnr; /* System External Interrupt Pending Register */
  137. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
  138. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
  139. u32 semsr; /* System External Interrupt Mask Register */
  140. u32 secnr; /* System External Interrupt Control Register */
  141. u32 sersr; /* System Error Status Register */
  142. u32 sermr; /* System Error Mask Register */
  143. u32 sercr; /* System Error Control Register */
  144. u8 res2[4];
  145. u32 sifcr_h; /* System Internal Interrupt Force Register - High */
  146. u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
  147. u32 sefcr; /* System External Interrupt Force Register */
  148. u32 serfr; /* System Error Force Register */
  149. u32 scvcr; /* System Critical Interrupt Vector Register */
  150. u32 smvcr; /* System Management Interrupt Vector Register */
  151. u8 res3[0x98];
  152. } ipic83xx_t;
  153. /*
  154. * System Arbiter Registers
  155. */
  156. typedef struct arbiter83xx {
  157. u32 acr; /* Arbiter Configuration Register */
  158. u32 atr; /* Arbiter Timers Register */
  159. u8 res[4];
  160. u32 aer; /* Arbiter Event Register */
  161. u32 aidr; /* Arbiter Interrupt Definition Register */
  162. u32 amr; /* Arbiter Mask Register */
  163. u32 aeatr; /* Arbiter Event Attributes Register */
  164. u32 aeadr; /* Arbiter Event Address Register */
  165. u32 aerr; /* Arbiter Event Response Register */
  166. u8 res1[0xDC];
  167. } arbiter83xx_t;
  168. /*
  169. * Reset Module
  170. */
  171. typedef struct reset83xx {
  172. u32 rcwl; /* Reset Configuration Word Low Register */
  173. u32 rcwh; /* Reset Configuration Word High Register */
  174. u8 res0[8];
  175. u32 rsr; /* Reset Status Register */
  176. u32 rmr; /* Reset Mode Register */
  177. u32 rpr; /* Reset protection Register */
  178. u32 rcr; /* Reset Control Register */
  179. u32 rcer; /* Reset Control Enable Register */
  180. u8 res1[0xDC];
  181. } reset83xx_t;
  182. /*
  183. * Clock Module
  184. */
  185. typedef struct clk83xx {
  186. u32 spmr; /* system PLL mode Register */
  187. u32 occr; /* output clock control Register */
  188. u32 sccr; /* system clock control Register */
  189. u8 res0[0xF4];
  190. } clk83xx_t;
  191. /*
  192. * Power Management Control Module
  193. */
  194. typedef struct pmc83xx {
  195. u32 pmccr; /* PMC Configuration Register */
  196. u32 pmcer; /* PMC Event Register */
  197. u32 pmcmr; /* PMC Mask Register */
  198. u32 pmccr1; /* PMC Configuration Register 1 */
  199. u32 pmccr2; /* PMC Configuration Register 2 */
  200. u8 res0[0xEC];
  201. } pmc83xx_t;
  202. /*
  203. * General purpose I/O module
  204. */
  205. typedef struct gpio83xx {
  206. u32 dir; /* direction register */
  207. u32 odr; /* open drain register */
  208. u32 dat; /* data register */
  209. u32 ier; /* interrupt event register */
  210. u32 imr; /* interrupt mask register */
  211. u32 icr; /* external interrupt control register */
  212. u8 res0[0xE8];
  213. } gpio83xx_t;
  214. /*
  215. * QE Ports Interrupts Registers
  216. */
  217. typedef struct qepi83xx {
  218. u8 res0[0xC];
  219. u32 qepier; /* QE Ports Interrupt Event Register */
  220. u32 qepimr; /* QE Ports Interrupt Mask Register */
  221. u32 qepicr; /* QE Ports Interrupt Control Register */
  222. u8 res1[0xE8];
  223. } qepi83xx_t;
  224. /*
  225. * QE Parallel I/O Ports
  226. */
  227. typedef struct gpio_n {
  228. u32 podr; /* Open Drain Register */
  229. u32 pdat; /* Data Register */
  230. u32 dir1; /* direction register 1 */
  231. u32 dir2; /* direction register 2 */
  232. u32 ppar1; /* Pin Assignment Register 1 */
  233. u32 ppar2; /* Pin Assignment Register 2 */
  234. } gpio_n_t;
  235. typedef struct qegpio83xx {
  236. gpio_n_t ioport[0x7];
  237. u8 res0[0x358];
  238. } qepio83xx_t;
  239. /*
  240. * QE Secondary Bus Access Windows
  241. */
  242. typedef struct qesba83xx {
  243. u32 lbmcsar; /* Local bus memory controller start address */
  244. u32 sdmcsar; /* Secondary DDR memory controller start address */
  245. u8 res0[0x38];
  246. u32 lbmcear; /* Local bus memory controller end address */
  247. u32 sdmcear; /* Secondary DDR memory controller end address */
  248. u8 res1[0x38];
  249. u32 lbmcar; /* Local bus memory controller attributes */
  250. u32 sdmcar; /* Secondary DDR memory controller attributes */
  251. u8 res2[0x378];
  252. } qesba83xx_t;
  253. /*
  254. * DDR Memory Controller Memory Map
  255. */
  256. typedef struct ddr_cs_bnds {
  257. u32 csbnds;
  258. u8 res0[4];
  259. } ddr_cs_bnds_t;
  260. typedef struct ddr83xx {
  261. ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
  262. u8 res0[0x60];
  263. u32 cs_config[4]; /* Chip Select x Configuration */
  264. u8 res1[0x70];
  265. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  266. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  267. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  268. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  269. u32 sdram_cfg; /* SDRAM Control Configuration */
  270. u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
  271. u32 sdram_mode; /* SDRAM Mode Configuration */
  272. u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
  273. u32 sdram_md_cntl; /* SDRAM Mode Control */
  274. u32 sdram_interval; /* SDRAM Interval Configuration */
  275. u32 ddr_data_init; /* SDRAM Data Initialization */
  276. u8 res2[4];
  277. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  278. u8 res3[0x14];
  279. u32 ddr_init_addr; /* DDR training initialization address */
  280. u32 ddr_init_ext_addr; /* DDR training initialization extended address */
  281. u8 res4[0xAA8];
  282. u32 ddr_ip_rev1; /* DDR IP block revision 1 */
  283. u32 ddr_ip_rev2; /* DDR IP block revision 2 */
  284. u8 res5[0x200];
  285. u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
  286. u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
  287. u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
  288. u8 res6[0x14];
  289. u32 capture_data_hi; /* Memory Data Path Read Capture High */
  290. u32 capture_data_lo; /* Memory Data Path Read Capture Low */
  291. u32 capture_ecc; /* Memory Data Path Read Capture ECC */
  292. u8 res7[0x14];
  293. u32 err_detect; /* Memory Error Detect */
  294. u32 err_disable; /* Memory Error Disable */
  295. u32 err_int_en; /* Memory Error Interrupt Enable */
  296. u32 capture_attributes; /* Memory Error Attributes Capture */
  297. u32 capture_address; /* Memory Error Address Capture */
  298. u32 capture_ext_address;/* Memory Error Extended Address Capture */
  299. u32 err_sbe; /* Memory Single-Bit ECC Error Management */
  300. u8 res8[0xA4];
  301. u32 debug_reg;
  302. u8 res9[0xFC];
  303. } ddr83xx_t;
  304. /*
  305. * DUART
  306. */
  307. typedef struct duart83xx {
  308. u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
  309. u8 uier_udmb; /* combined register for UIER and UDMB */
  310. u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
  311. u8 ulcr; /* line control register */
  312. u8 umcr; /* MODEM control register */
  313. u8 ulsr; /* line status register */
  314. u8 umsr; /* MODEM status register */
  315. u8 uscr; /* scratch register */
  316. u8 res0[8];
  317. u8 udsr; /* DMA status register */
  318. u8 res1[3];
  319. u8 res2[0xEC];
  320. } duart83xx_t;
  321. /*
  322. * Local Bus Controller Registers
  323. */
  324. typedef struct lbus_bank {
  325. u32 br; /* Base Register */
  326. u32 or; /* Option Register */
  327. } lbus_bank_t;
  328. typedef struct lbus83xx {
  329. lbus_bank_t bank[8];
  330. u8 res0[0x28];
  331. u32 mar; /* UPM Address Register */
  332. u8 res1[0x4];
  333. u32 mamr; /* UPMA Mode Register */
  334. u32 mbmr; /* UPMB Mode Register */
  335. u32 mcmr; /* UPMC Mode Register */
  336. u8 res2[0x8];
  337. u32 mrtpr; /* Memory Refresh Timer Prescaler Register */
  338. u32 mdr; /* UPM Data Register */
  339. u8 res3[0x4];
  340. u32 lsor; /* Special Operation Initiation Register */
  341. u32 lsdmr; /* SDRAM Mode Register */
  342. u8 res4[0x8];
  343. u32 lurt; /* UPM Refresh Timer */
  344. u32 lsrt; /* SDRAM Refresh Timer */
  345. u8 res5[0x8];
  346. u32 ltesr; /* Transfer Error Status Register */
  347. u32 ltedr; /* Transfer Error Disable Register */
  348. u32 lteir; /* Transfer Error Interrupt Register */
  349. u32 lteatr; /* Transfer Error Attributes Register */
  350. u32 ltear; /* Transfer Error Address Register */
  351. u8 res6[0xC];
  352. u32 lbcr; /* Configuration Register */
  353. u32 lcrr; /* Clock Ratio Register */
  354. u8 res7[0x8];
  355. u32 fmr; /* Flash Mode Register */
  356. u32 fir; /* Flash Instruction Register */
  357. u32 fcr; /* Flash Command Register */
  358. u32 fbar; /* Flash Block Addr Register */
  359. u32 fpar; /* Flash Page Addr Register */
  360. u32 fbcr; /* Flash Byte Count Register */
  361. u8 res8[0xF08];
  362. } lbus83xx_t;
  363. /*
  364. * Serial Peripheral Interface
  365. */
  366. typedef struct spi83xx {
  367. u32 mode; /* mode register */
  368. u32 event; /* event register */
  369. u32 mask; /* mask register */
  370. u32 com; /* command register */
  371. u8 res0[0x10];
  372. u32 tx; /* transmit register */
  373. u32 rx; /* receive register */
  374. u8 res1[0xFD8];
  375. } spi83xx_t;
  376. /*
  377. * DMA/Messaging Unit
  378. */
  379. typedef struct dma83xx {
  380. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  381. u32 omisr; /* 0x30 Outbound message interrupt status register */
  382. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  383. u32 res1[0x6]; /* 0x38-0x49 reserved */
  384. u32 imr0; /* 0x50 Inbound message register 0 */
  385. u32 imr1; /* 0x54 Inbound message register 1 */
  386. u32 omr0; /* 0x58 Outbound message register 0 */
  387. u32 omr1; /* 0x5C Outbound message register 1 */
  388. u32 odr; /* 0x60 Outbound doorbell register */
  389. u32 res2; /* 0x64-0x67 reserved */
  390. u32 idr; /* 0x68 Inbound doorbell register */
  391. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  392. u32 imisr; /* 0x80 Inbound message interrupt status register */
  393. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  394. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  395. u32 dmamr0; /* 0x100 DMA 0 mode register */
  396. u32 dmasr0; /* 0x104 DMA 0 status register */
  397. u32 dmacdar0; /* 0x108 DMA 0 current descriptor address register */
  398. u32 res5; /* 0x10C reserved */
  399. u32 dmasar0; /* 0x110 DMA 0 source address register */
  400. u32 res6; /* 0x114 reserved */
  401. u32 dmadar0; /* 0x118 DMA 0 destination address register */
  402. u32 res7; /* 0x11C reserved */
  403. u32 dmabcr0; /* 0x120 DMA 0 byte count register */
  404. u32 dmandar0; /* 0x124 DMA 0 next descriptor address register */
  405. u32 res8[0x16]; /* 0x128-0x179 reserved */
  406. u32 dmamr1; /* 0x180 DMA 1 mode register */
  407. u32 dmasr1; /* 0x184 DMA 1 status register */
  408. u32 dmacdar1; /* 0x188 DMA 1 current descriptor address register */
  409. u32 res9; /* 0x18C reserved */
  410. u32 dmasar1; /* 0x190 DMA 1 source address register */
  411. u32 res10; /* 0x194 reserved */
  412. u32 dmadar1; /* 0x198 DMA 1 destination address register */
  413. u32 res11; /* 0x19C reserved */
  414. u32 dmabcr1; /* 0x1A0 DMA 1 byte count register */
  415. u32 dmandar1; /* 0x1A4 DMA 1 next descriptor address register */
  416. u32 res12[0x16]; /* 0x1A8-0x199 reserved */
  417. u32 dmamr2; /* 0x200 DMA 2 mode register */
  418. u32 dmasr2; /* 0x204 DMA 2 status register */
  419. u32 dmacdar2; /* 0x208 DMA 2 current descriptor address register */
  420. u32 res13; /* 0x20C reserved */
  421. u32 dmasar2; /* 0x210 DMA 2 source address register */
  422. u32 res14; /* 0x214 reserved */
  423. u32 dmadar2; /* 0x218 DMA 2 destination address register */
  424. u32 res15; /* 0x21C reserved */
  425. u32 dmabcr2; /* 0x220 DMA 2 byte count register */
  426. u32 dmandar2; /* 0x224 DMA 2 next descriptor address register */
  427. u32 res16[0x16]; /* 0x228-0x279 reserved */
  428. u32 dmamr3; /* 0x280 DMA 3 mode register */
  429. u32 dmasr3; /* 0x284 DMA 3 status register */
  430. u32 dmacdar3; /* 0x288 DMA 3 current descriptor address register */
  431. u32 res17; /* 0x28C reserved */
  432. u32 dmasar3; /* 0x290 DMA 3 source address register */
  433. u32 res18; /* 0x294 reserved */
  434. u32 dmadar3; /* 0x298 DMA 3 destination address register */
  435. u32 res19; /* 0x29C reserved */
  436. u32 dmabcr3; /* 0x2A0 DMA 3 byte count register */
  437. u32 dmandar3; /* 0x2A4 DMA 3 next descriptor address register */
  438. u32 dmagsr; /* 0x2A8 DMA general status register */
  439. u32 res20[0x15]; /* 0x2AC-0x2FF reserved */
  440. } dma83xx_t;
  441. /*
  442. * PCI Software Configuration Registers
  443. */
  444. typedef struct pciconf83xx {
  445. u32 config_address;
  446. u32 config_data;
  447. u32 int_ack;
  448. u8 res[116];
  449. } pciconf83xx_t;
  450. /*
  451. * PCI Outbound Translation Register
  452. */
  453. typedef struct pci_outbound_window {
  454. u32 potar;
  455. u8 res0[4];
  456. u32 pobar;
  457. u8 res1[4];
  458. u32 pocmr;
  459. u8 res2[4];
  460. } pot83xx_t;
  461. /*
  462. * Sequencer
  463. */
  464. typedef struct ios83xx {
  465. pot83xx_t pot[6];
  466. u8 res0[0x60];
  467. u32 pmcr;
  468. u8 res1[4];
  469. u32 dtcr;
  470. u8 res2[4];
  471. } ios83xx_t;
  472. /*
  473. * PCI Controller Control and Status Registers
  474. */
  475. typedef struct pcictrl83xx {
  476. u32 esr;
  477. u32 ecdr;
  478. u32 eer;
  479. u32 eatcr;
  480. u32 eacr;
  481. u32 eeacr;
  482. u32 edlcr;
  483. u32 edhcr;
  484. u32 gcr;
  485. u32 ecr;
  486. u32 gsr;
  487. u8 res0[12];
  488. u32 pitar2;
  489. u8 res1[4];
  490. u32 pibar2;
  491. u32 piebar2;
  492. u32 piwar2;
  493. u8 res2[4];
  494. u32 pitar1;
  495. u8 res3[4];
  496. u32 pibar1;
  497. u32 piebar1;
  498. u32 piwar1;
  499. u8 res4[4];
  500. u32 pitar0;
  501. u8 res5[4];
  502. u32 pibar0;
  503. u8 res6[4];
  504. u32 piwar0;
  505. u8 res7[132];
  506. } pcictrl83xx_t;
  507. /*
  508. * USB
  509. */
  510. typedef struct usb83xx {
  511. u8 fixme[0x1000];
  512. } usb83xx_t;
  513. /*
  514. * TSEC
  515. */
  516. typedef struct tsec83xx {
  517. u8 fixme[0x1000];
  518. } tsec83xx_t;
  519. /*
  520. * Security
  521. */
  522. typedef struct security83xx {
  523. u8 fixme[0x10000];
  524. } security83xx_t;
  525. #if defined(CONFIG_MPC834X)
  526. typedef struct immap {
  527. sysconf83xx_t sysconf; /* System configuration */
  528. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  529. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  530. rtclk83xx_t pit; /* Periodic Interval Timer */
  531. gtm83xx_t gtm[2]; /* Global Timers Module */
  532. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  533. arbiter83xx_t arbiter; /* System Arbiter Registers */
  534. reset83xx_t reset; /* Reset Module */
  535. clk83xx_t clk; /* System Clock Module */
  536. pmc83xx_t pmc; /* Power Management Control Module */
  537. gpio83xx_t gpio[2]; /* General purpose I/O module */
  538. u8 res0[0x200];
  539. u8 dll_ddr[0x100];
  540. u8 dll_lbc[0x100];
  541. u8 res1[0xE00];
  542. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  543. fsl_i2c_t i2c[2]; /* I2C Controllers */
  544. u8 res2[0x1300];
  545. duart83xx_t duart[2]; /* DUART */
  546. u8 res3[0x900];
  547. lbus83xx_t lbus; /* Local Bus Controller Registers */
  548. u8 res4[0x1000];
  549. spi83xx_t spi; /* Serial Peripheral Interface */
  550. dma83xx_t dma; /* DMA */
  551. pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
  552. ios83xx_t ios; /* Sequencer */
  553. pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  554. u8 res5[0x19900];
  555. usb83xx_t usb[2];
  556. tsec83xx_t tsec[2];
  557. u8 res6[0xA000];
  558. security83xx_t security;
  559. u8 res7[0xC0000];
  560. } immap_t;
  561. #elif defined(CONFIG_MPC831X)
  562. typedef struct immap {
  563. sysconf83xx_t sysconf; /* System configuration */
  564. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  565. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  566. rtclk83xx_t pit; /* Periodic Interval Timer */
  567. gtm83xx_t gtm[2]; /* Global Timers Module */
  568. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  569. arbiter83xx_t arbiter; /* System Arbiter Registers */
  570. reset83xx_t reset; /* Reset Module */
  571. clk83xx_t clk; /* System Clock Module */
  572. pmc83xx_t pmc; /* Power Management Control Module */
  573. gpio83xx_t gpio[1]; /* General purpose I/O module */
  574. u8 res0[0x1300];
  575. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  576. fsl_i2c_t i2c[2]; /* I2C Controllers */
  577. u8 res1[0x1300];
  578. duart83xx_t duart[2]; /* DUART */
  579. u8 res2[0x900];
  580. lbus83xx_t lbus; /* Local Bus Controller Registers */
  581. u8 res3[0x1000];
  582. spi83xx_t spi; /* Serial Peripheral Interface */
  583. dma83xx_t dma; /* DMA */
  584. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  585. u8 res4[0x80];
  586. ios83xx_t ios; /* Sequencer */
  587. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  588. u8 res5[0x1aa00];
  589. usb83xx_t usb[1];
  590. tsec83xx_t tsec[2];
  591. u8 res6[0xA000];
  592. security83xx_t security;
  593. u8 res7[0xC0000];
  594. } immap_t;
  595. #elif defined(CONFIG_MPC8360)
  596. typedef struct immap {
  597. sysconf83xx_t sysconf; /* System configuration */
  598. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  599. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  600. rtclk83xx_t pit; /* Periodic Interval Timer */
  601. u8 res0[0x200];
  602. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  603. arbiter83xx_t arbiter; /* System Arbiter Registers */
  604. reset83xx_t reset; /* Reset Module */
  605. clk83xx_t clk; /* System Clock Module */
  606. pmc83xx_t pmc; /* Power Management Control Module */
  607. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  608. u8 res1[0x300];
  609. u8 dll_ddr[0x100];
  610. u8 dll_lbc[0x100];
  611. u8 res2[0x200];
  612. qepio83xx_t qepio; /* QE Parallel I/O ports */
  613. qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
  614. u8 res3[0x400];
  615. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  616. fsl_i2c_t i2c[2]; /* I2C Controllers */
  617. u8 res4[0x1300];
  618. duart83xx_t duart[2]; /* DUART */
  619. u8 res5[0x900];
  620. lbus83xx_t lbus; /* Local Bus Controller Registers */
  621. u8 res6[0x2000];
  622. dma83xx_t dma; /* DMA */
  623. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  624. u8 res7[128];
  625. ios83xx_t ios; /* Sequencer (IOS) */
  626. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  627. u8 res8[0x4A00];
  628. ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
  629. u8 res9[0x22000];
  630. security83xx_t security;
  631. u8 res10[0xC0000];
  632. u8 qe[0x100000]; /* QE block */
  633. } immap_t;
  634. #elif defined(CONFIG_MPC832X)
  635. typedef struct immap {
  636. sysconf83xx_t sysconf; /* System configuration */
  637. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  638. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  639. rtclk83xx_t pit; /* Periodic Interval Timer */
  640. gtm83xx_t gtm[2]; /* Global Timers Module */
  641. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  642. arbiter83xx_t arbiter; /* System Arbiter Registers */
  643. reset83xx_t reset; /* Reset Module */
  644. clk83xx_t clk; /* System Clock Module */
  645. pmc83xx_t pmc; /* Power Management Control Module */
  646. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  647. u8 res0[0x300];
  648. u8 dll_ddr[0x100];
  649. u8 dll_lbc[0x100];
  650. u8 res1[0x200];
  651. qepio83xx_t qepio; /* QE Parallel I/O ports */
  652. u8 res2[0x800];
  653. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  654. fsl_i2c_t i2c[2]; /* I2C Controllers */
  655. u8 res3[0x1300];
  656. duart83xx_t duart[2]; /* DUART */
  657. u8 res4[0x900];
  658. lbus83xx_t lbus; /* Local Bus Controller Registers */
  659. u8 res5[0x2000];
  660. dma83xx_t dma; /* DMA */
  661. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  662. u8 res6[128];
  663. ios83xx_t ios; /* Sequencer (IOS) */
  664. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  665. u8 res7[0x27A00];
  666. security83xx_t security;
  667. u8 res8[0xC0000];
  668. u8 qe[0x100000]; /* QE block */
  669. } immap_t;
  670. #endif
  671. #endif /* __IMMAP_83xx__ */