sc520_cdp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. *
  3. * (C) Copyright 2002
  4. * Daniel Engström, Omicron Ceti AB <daniel@omicron.se>.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/io.h>
  27. #include <asm/pci.h>
  28. #include <asm/ic/sc520.h>
  29. #include <asm/ic/ali512x.h>
  30. #include <spi.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #undef SC520_CDP_DEBUG
  33. #ifdef SC520_CDP_DEBUG
  34. #define PRINTF(fmt,args...) printf (fmt ,##args)
  35. #else
  36. #define PRINTF(fmt,args...)
  37. #endif
  38. /* ------------------------------------------------------------------------- */
  39. /*
  40. * Theory:
  41. * We first set up all IRQs to be non-pci, edge triggered,
  42. * when we later enumerate the pci bus and pci_sc520_fixup_irq() gets
  43. * called we reallocate irqs to the pci bus with sc520_pci_set_irq()
  44. * as needed. Whe choose the irqs to gram from a configurable list
  45. * inside pci_sc520_fixup_irq() (If this list contains stupid irq's
  46. * such as 0 thngas will not work)
  47. */
  48. static void irq_init(void)
  49. {
  50. /* disable global interrupt mode */
  51. write_mmcr_byte(SC520_PICICR, 0x40);
  52. /* set all irqs to edge */
  53. write_mmcr_byte(SC520_MPICMODE, 0x00);
  54. write_mmcr_byte(SC520_SL1PICMODE, 0x00);
  55. write_mmcr_byte(SC520_SL2PICMODE, 0x00);
  56. /* active low polarity on PIC interrupt pins,
  57. * active high polarity on all other irq pins */
  58. write_mmcr_word(SC520_INTPINPOL, 0x0000);
  59. /* set irq number mapping */
  60. write_mmcr_byte(SC520_GPTMR0MAP, SC520_IRQ_DISABLED); /* disable GP timer 0 INT */
  61. write_mmcr_byte(SC520_GPTMR1MAP, SC520_IRQ_DISABLED); /* disable GP timer 1 INT */
  62. write_mmcr_byte(SC520_GPTMR2MAP, SC520_IRQ_DISABLED); /* disable GP timer 2 INT */
  63. write_mmcr_byte(SC520_PIT0MAP, SC520_IRQ0); /* Set PIT timer 0 INT to IRQ0 */
  64. write_mmcr_byte(SC520_PIT1MAP, SC520_IRQ_DISABLED); /* disable PIT timer 1 INT */
  65. write_mmcr_byte(SC520_PIT2MAP, SC520_IRQ_DISABLED); /* disable PIT timer 2 INT */
  66. write_mmcr_byte(SC520_PCIINTAMAP, SC520_IRQ_DISABLED); /* disable PCI INT A */
  67. write_mmcr_byte(SC520_PCIINTBMAP, SC520_IRQ_DISABLED); /* disable PCI INT B */
  68. write_mmcr_byte(SC520_PCIINTCMAP, SC520_IRQ_DISABLED); /* disable PCI INT C */
  69. write_mmcr_byte(SC520_PCIINTDMAP, SC520_IRQ_DISABLED); /* disable PCI INT D */
  70. write_mmcr_byte(SC520_DMABCINTMAP, SC520_IRQ_DISABLED); /* disable DMA INT */
  71. write_mmcr_byte(SC520_SSIMAP, SC520_IRQ_DISABLED); /* disable Synchronius serial INT */
  72. write_mmcr_byte(SC520_WDTMAP, SC520_IRQ_DISABLED); /* disable Watchdog INT */
  73. write_mmcr_byte(SC520_RTCMAP, SC520_IRQ8); /* Set RTC int to 8 */
  74. write_mmcr_byte(SC520_WPVMAP, SC520_IRQ_DISABLED); /* disable write protect INT */
  75. write_mmcr_byte(SC520_ICEMAP, SC520_IRQ1); /* Set ICE Debug Serielport INT to IRQ1 */
  76. write_mmcr_byte(SC520_FERRMAP,SC520_IRQ13); /* Set FP error INT to IRQ13 */
  77. if (CFG_USE_SIO_UART) {
  78. write_mmcr_byte(SC520_UART1MAP, SC520_IRQ_DISABLED); /* disable internal UART1 INT */
  79. write_mmcr_byte(SC520_UART2MAP, SC520_IRQ_DISABLED); /* disable internal UART2 INT */
  80. write_mmcr_byte(SC520_GP3IMAP, SC520_IRQ3); /* Set GPIRQ3 (ISA IRQ3) to IRQ3 */
  81. write_mmcr_byte(SC520_GP4IMAP, SC520_IRQ4); /* Set GPIRQ4 (ISA IRQ4) to IRQ4 */
  82. } else {
  83. write_mmcr_byte(SC520_UART1MAP, SC520_IRQ4); /* Set internal UART2 INT to IRQ4 */
  84. write_mmcr_byte(SC520_UART2MAP, SC520_IRQ3); /* Set internal UART2 INT to IRQ3 */
  85. write_mmcr_byte(SC520_GP3IMAP, SC520_IRQ_DISABLED); /* disable GPIRQ3 (ISA IRQ3) */
  86. write_mmcr_byte(SC520_GP4IMAP, SC520_IRQ_DISABLED); /* disable GPIRQ4 (ISA IRQ4) */
  87. }
  88. write_mmcr_byte(SC520_GP1IMAP, SC520_IRQ1); /* Set GPIRQ1 (SIO IRQ1) to IRQ1 */
  89. write_mmcr_byte(SC520_GP5IMAP, SC520_IRQ5); /* Set GPIRQ5 (ISA IRQ5) to IRQ5 */
  90. write_mmcr_byte(SC520_GP6IMAP, SC520_IRQ6); /* Set GPIRQ6 (ISA IRQ6) to IRQ6 */
  91. write_mmcr_byte(SC520_GP7IMAP, SC520_IRQ7); /* Set GPIRQ7 (ISA IRQ7) to IRQ7 */
  92. write_mmcr_byte(SC520_GP8IMAP, SC520_IRQ8); /* Set GPIRQ8 (SIO IRQ8) to IRQ8 */
  93. write_mmcr_byte(SC520_GP9IMAP, SC520_IRQ9); /* Set GPIRQ9 (ISA IRQ2) to IRQ9 */
  94. write_mmcr_byte(SC520_GP0IMAP, SC520_IRQ11); /* Set GPIRQ0 (ISA IRQ11) to IRQ10 */
  95. write_mmcr_byte(SC520_GP2IMAP, SC520_IRQ12); /* Set GPIRQ2 (ISA IRQ12) to IRQ12 */
  96. write_mmcr_byte(SC520_GP10IMAP,SC520_IRQ14); /* Set GPIRQ10 (ISA IRQ14) to IRQ14 */
  97. write_mmcr_word(SC520_PCIHOSTMAP, 0x11f); /* Map PCI hostbridge INT to NMI */
  98. write_mmcr_word(SC520_ECCMAP, 0x100); /* Map SDRAM ECC failure INT to NMI */
  99. }
  100. /* PCI stuff */
  101. static void pci_sc520_cdp_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
  102. {
  103. /* a configurable lists of irqs to steal
  104. * when we need one (a board with more pci interrupt pins
  105. * would use a larger table */
  106. static int irq_list[] = {
  107. CFG_FIRST_PCI_IRQ,
  108. CFG_SECOND_PCI_IRQ,
  109. CFG_THIRD_PCI_IRQ,
  110. CFG_FORTH_PCI_IRQ
  111. };
  112. static int next_irq_index=0;
  113. char tmp_pin;
  114. int pin;
  115. pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_PIN, &tmp_pin);
  116. pin = tmp_pin;
  117. pin-=1; /* pci config space use 1-based numbering */
  118. if (-1 == pin) {
  119. return; /* device use no irq */
  120. }
  121. /* map device number + pin to a pin on the sc520 */
  122. switch (PCI_DEV(dev)) {
  123. case 20:
  124. pin+=SC520_PCI_INTA;
  125. break;
  126. case 19:
  127. pin+=SC520_PCI_INTB;
  128. break;
  129. case 18:
  130. pin+=SC520_PCI_INTC;
  131. break;
  132. case 17:
  133. pin+=SC520_PCI_INTD;
  134. break;
  135. default:
  136. return;
  137. }
  138. pin&=3; /* wrap around */
  139. if (sc520_pci_ints[pin] == -1) {
  140. /* re-route one interrupt for us */
  141. if (next_irq_index > 3) {
  142. return;
  143. }
  144. if (pci_sc520_set_irq(pin, irq_list[next_irq_index])) {
  145. return;
  146. }
  147. next_irq_index++;
  148. }
  149. if (-1 != sc520_pci_ints[pin]) {
  150. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
  151. sc520_pci_ints[pin]);
  152. }
  153. PRINTF("fixup_irq: device %d pin %c irq %d\n",
  154. PCI_DEV(dev), 'A' + pin, sc520_pci_ints[pin]);
  155. }
  156. static struct pci_controller sc520_cdp_hose = {
  157. fixup_irq: pci_sc520_cdp_fixup_irq,
  158. };
  159. void pci_init_board(void)
  160. {
  161. pci_sc520_init(&sc520_cdp_hose);
  162. }
  163. static void silence_uart(int port)
  164. {
  165. outb(0, port+1);
  166. }
  167. void setup_ali_sio(int uart_primary)
  168. {
  169. ali512x_init();
  170. ali512x_set_fdc(ALI_ENABLED, 0x3f2, 6, 0);
  171. ali512x_set_pp(ALI_ENABLED, 0x278, 7, 3);
  172. ali512x_set_uart(ALI_ENABLED, ALI_UART1, uart_primary?0x3f8:0x3e8, 4);
  173. ali512x_set_uart(ALI_ENABLED, ALI_UART2, uart_primary?0x2f8:0x2e8, 3);
  174. ali512x_set_rtc(ALI_DISABLED, 0, 0);
  175. ali512x_set_kbc(ALI_ENABLED, 1, 12);
  176. ali512x_set_cio(ALI_ENABLED);
  177. /* IrDa pins */
  178. ali512x_cio_function(12, 1, 0, 0);
  179. ali512x_cio_function(13, 1, 0, 0);
  180. /* SSI chip select pins */
  181. ali512x_cio_function(14, 0, 0, 0); /* SSI_CS */
  182. ali512x_cio_function(15, 0, 0, 0); /* SSI_MV */
  183. ali512x_cio_function(16, 0, 0, 0); /* SSI_SPI# */
  184. /* Board REV pins */
  185. ali512x_cio_function(20, 0, 0, 1);
  186. ali512x_cio_function(21, 0, 0, 1);
  187. ali512x_cio_function(22, 0, 0, 1);
  188. ali512x_cio_function(23, 0, 0, 1);
  189. }
  190. /* set up the ISA bus timing and system address mappings */
  191. static void bus_init(void)
  192. {
  193. /* set up the GP IO pins */
  194. write_mmcr_word(SC520_PIOPFS31_16, 0xf7ff); /* set the GPIO pin function 31-16 reg */
  195. write_mmcr_word(SC520_PIOPFS15_0, 0xffff); /* set the GPIO pin function 15-0 reg */
  196. write_mmcr_byte(SC520_CSPFS, 0xf8); /* set the CS pin function reg */
  197. write_mmcr_byte(SC520_CLKSEL, 0x70);
  198. write_mmcr_byte(SC520_GPCSRT, 1); /* set the GP CS offset */
  199. write_mmcr_byte(SC520_GPCSPW, 3); /* set the GP CS pulse width */
  200. write_mmcr_byte(SC520_GPCSOFF, 1); /* set the GP CS offset */
  201. write_mmcr_byte(SC520_GPRDW, 3); /* set the RD pulse width */
  202. write_mmcr_byte(SC520_GPRDOFF, 1); /* set the GP RD offset */
  203. write_mmcr_byte(SC520_GPWRW, 3); /* set the GP WR pulse width */
  204. write_mmcr_byte(SC520_GPWROFF, 1); /* set the GP WR offset */
  205. write_mmcr_word(SC520_BOOTCSCTL, 0x1823); /* set up timing of BOOTCS */
  206. write_mmcr_word(SC520_ROMCS1CTL, 0x1823); /* set up timing of ROMCS1 */
  207. write_mmcr_word(SC520_ROMCS2CTL, 0x1823); /* set up timing of ROMCS2 */
  208. /* adjust the memory map:
  209. * by default the first 256MB (0x00000000 - 0x0fffffff) is mapped to SDRAM
  210. * and 256MB to 1G-128k (0x1000000 - 0x37ffffff) is mapped to PCI mmio
  211. * we need to map 1G-128k - 1G (0x38000000 - 0x3fffffff) to CS1 */
  212. /* SRAM = GPCS3 128k @ d0000-effff*/
  213. write_mmcr_long(SC520_PAR2, 0x4e00400d);
  214. /* IDE0 = GPCS6 1f0-1f7 */
  215. write_mmcr_long(SC520_PAR3, 0x380801f0);
  216. /* IDE1 = GPCS7 3f6 */
  217. write_mmcr_long(SC520_PAR4, 0x3c0003f6);
  218. /* bootcs */
  219. write_mmcr_long(SC520_PAR12, 0x8bffe800);
  220. /* romcs2 */
  221. write_mmcr_long(SC520_PAR13, 0xcbfff000);
  222. /* romcs1 */
  223. write_mmcr_long(SC520_PAR14, 0xabfff800);
  224. /* 680 LEDS */
  225. write_mmcr_long(SC520_PAR15, 0x30000640);
  226. write_mmcr_byte(SC520_ADDDECCTL, 0);
  227. asm ("wbinvd\n"); /* Flush cache, req. after setting the unchached attribute ona PAR */
  228. if (CFG_USE_SIO_UART) {
  229. write_mmcr_byte(SC520_ADDDECCTL, read_mmcr_byte(SC520_ADDDECCTL) | UART2_DIS|UART1_DIS);
  230. setup_ali_sio(1);
  231. } else {
  232. write_mmcr_byte(SC520_ADDDECCTL, read_mmcr_byte(SC520_ADDDECCTL) & ~(UART2_DIS|UART1_DIS));
  233. setup_ali_sio(0);
  234. silence_uart(0x3e8);
  235. silence_uart(0x2e8);
  236. }
  237. }
  238. /* GPCS usage
  239. * GPCS0 PIO27 (NMI)
  240. * GPCS1 ROMCS1
  241. * GPCS2 ROMCS2
  242. * GPCS3 SRAMCS PAR2
  243. * GPCS4 unused PAR3
  244. * GPCS5 unused PAR4
  245. * GPCS6 IDE
  246. * GPCS7 IDE
  247. */
  248. /* par usage:
  249. * PAR0 legacy_video
  250. * PAR1 PCI ROM mapping
  251. * PAR2 SRAM
  252. * PAR3 IDE
  253. * PAR4 IDE
  254. * PAR5 legacy_video
  255. * PAR6 legacy_video
  256. * PAR7 legacy_video
  257. * PAR8 legacy_video
  258. * PAR9 legacy_video
  259. * PAR10 legacy_video
  260. * PAR11 ISAROM
  261. * PAR12 BOOTCS
  262. * PAR13 ROMCS1
  263. * PAR14 ROMCS2
  264. * PAR15 Port 0x680 LED display
  265. */
  266. /*
  267. * This function should map a chunk of size bytes
  268. * of the system address space to the ISA bus
  269. *
  270. * The function will return the memory address
  271. * as seen by the host (which may very will be the
  272. * same as the bus address)
  273. */
  274. u32 isa_map_rom(u32 bus_addr, int size)
  275. {
  276. u32 par;
  277. PRINTF("isa_map_rom asked to map %d bytes at %x\n",
  278. size, bus_addr);
  279. par = size;
  280. if (par < 0x80000) {
  281. par = 0x80000;
  282. }
  283. par >>= 12;
  284. par--;
  285. par&=0x7f;
  286. par <<= 18;
  287. par |= (bus_addr>>12);
  288. par |= 0x50000000;
  289. PRINTF ("setting PAR11 to %x\n", par);
  290. /* Map rom 0x10000 with PAR1 */
  291. write_mmcr_long(SC520_PAR11, par);
  292. return bus_addr;
  293. }
  294. /*
  295. * this function removed any mapping created
  296. * with pci_get_rom_window()
  297. */
  298. void isa_unmap_rom(u32 addr)
  299. {
  300. PRINTF("isa_unmap_rom asked to unmap %x", addr);
  301. if ((addr>>12) == (read_mmcr_long(SC520_PAR11)&0x3ffff)) {
  302. write_mmcr_long(SC520_PAR11, 0);
  303. PRINTF(" done\n");
  304. return;
  305. }
  306. PRINTF(" not ours\n");
  307. }
  308. #ifdef CONFIG_PCI
  309. #define PCI_ROM_TEMP_SPACE 0x10000
  310. /*
  311. * This function should map a chunk of size bytes
  312. * of the system address space to the PCI bus,
  313. * suitable to map PCI ROMS (bus address < 16M)
  314. * the function will return the host memory address
  315. * which should be converted into a bus address
  316. * before used to configure the PCI rom address
  317. * decoder
  318. */
  319. u32 pci_get_rom_window(struct pci_controller *hose, int size)
  320. {
  321. u32 par;
  322. par = size;
  323. if (par < 0x80000) {
  324. par = 0x80000;
  325. }
  326. par >>= 16;
  327. par--;
  328. par&=0x7ff;
  329. par <<= 14;
  330. par |= (PCI_ROM_TEMP_SPACE>>16);
  331. par |= 0x72000000;
  332. PRINTF ("setting PAR1 to %x\n", par);
  333. /* Map rom 0x10000 with PAR1 */
  334. write_mmcr_long(SC520_PAR1, par);
  335. return PCI_ROM_TEMP_SPACE;
  336. }
  337. /*
  338. * this function removed any mapping created
  339. * with pci_get_rom_window()
  340. */
  341. void pci_remove_rom_window(struct pci_controller *hose, u32 addr)
  342. {
  343. PRINTF("pci_remove_rom_window: %x", addr);
  344. if (addr == PCI_ROM_TEMP_SPACE) {
  345. write_mmcr_long(SC520_PAR1, 0);
  346. PRINTF(" done\n");
  347. return;
  348. }
  349. PRINTF(" not ours\n");
  350. }
  351. /*
  352. * This function is called in order to provide acces to the
  353. * legacy video I/O ports on the PCI bus.
  354. * After this function accesses to I/O ports 0x3b0-0x3bb and
  355. * 0x3c0-0x3df shuld result in transactions on the PCI bus.
  356. *
  357. */
  358. int pci_enable_legacy_video_ports(struct pci_controller *hose)
  359. {
  360. /* Map video memory to 0xa0000*/
  361. write_mmcr_long(SC520_PAR0, 0x7200400a);
  362. /* forward all I/O accesses to PCI */
  363. write_mmcr_byte(SC520_ADDDECCTL,
  364. read_mmcr_byte(SC520_ADDDECCTL) | IO_HOLE_DEST_PCI);
  365. /* so we map away all io ports to pci (only way to access pci io
  366. * below 0x400. But then we have to map back the portions that we dont
  367. * use so that the generate cycles on the GPIO bus where the sio and
  368. * ISA slots are connected, this requre the use of several PAR registers
  369. */
  370. /* bring 0x100 - 0x1ef back to ISA using PAR5 */
  371. write_mmcr_long(SC520_PAR5, 0x30ef0100);
  372. /* IDE use 1f0-1f7 */
  373. /* bring 0x1f8 - 0x2f7 back to ISA using PAR6 */
  374. write_mmcr_long(SC520_PAR6, 0x30ff01f8);
  375. /* com2 use 2f8-2ff */
  376. /* bring 0x300 - 0x3af back to ISA using PAR7 */
  377. write_mmcr_long(SC520_PAR7, 0x30af0300);
  378. /* vga use 3b0-3bb */
  379. /* bring 0x3bc - 0x3bf back to ISA using PAR8 */
  380. write_mmcr_long(SC520_PAR8, 0x300303bc);
  381. /* vga use 3c0-3df */
  382. /* bring 0x3e0 - 0x3f5 back to ISA using PAR9 */
  383. write_mmcr_long(SC520_PAR9, 0x301503e0);
  384. /* ide use 3f6 */
  385. /* bring 0x3f7 back to ISA using PAR10 */
  386. write_mmcr_long(SC520_PAR10, 0x300003f7);
  387. /* com1 use 3f8-3ff */
  388. return 0;
  389. }
  390. #endif
  391. /*
  392. * Miscelaneous platform dependent initialisations
  393. */
  394. int board_init(void)
  395. {
  396. init_sc520();
  397. bus_init();
  398. irq_init();
  399. /* max drive current on SDRAM */
  400. write_mmcr_word(SC520_DSCTL, 0x0100);
  401. /* enter debug mode after next reset (only if jumper is also set) */
  402. write_mmcr_byte(SC520_RESCFG, 0x08);
  403. /* configure the software timer to 33.333MHz */
  404. write_mmcr_byte(SC520_SWTMRCFG, 0);
  405. gd->bus_clk = 33333000;
  406. return 0;
  407. }
  408. int dram_init(void)
  409. {
  410. init_sc520_dram();
  411. return 0;
  412. }
  413. void show_boot_progress(int val)
  414. {
  415. if (val < -32) val = -1; /* let things compatible */
  416. outb(val&0xff, 0x80);
  417. outb((val&0xff00)>>8, 0x680);
  418. }
  419. int last_stage_init(void)
  420. {
  421. int minor;
  422. int major;
  423. major = minor = 0;
  424. major |= ali512x_cio_in(23)?2:0;
  425. major |= ali512x_cio_in(22)?1:0;
  426. minor |= ali512x_cio_in(21)?2:0;
  427. minor |= ali512x_cio_in(20)?1:0;
  428. printf("AMD SC520 CDP revision %d.%d\n", major, minor);
  429. return 0;
  430. }
  431. void ssi_chip_select(int dev)
  432. {
  433. /* Spunk board: SPI EEPROM is active-low, MW EEPROM and AUX are active high */
  434. switch (dev) {
  435. case 1: /* SPI EEPROM */
  436. ali512x_cio_out(16, 0);
  437. break;
  438. case 2: /* MW EEPROM */
  439. ali512x_cio_out(15, 1);
  440. break;
  441. case 3: /* AUX */
  442. ali512x_cio_out(14, 1);
  443. break;
  444. case 0:
  445. ali512x_cio_out(16, 1);
  446. ali512x_cio_out(15, 0);
  447. ali512x_cio_out(14, 0);
  448. break;
  449. default:
  450. printf("Illegal SSI device requested: %d\n", dev);
  451. }
  452. }
  453. void spi_eeprom_probe(int x)
  454. {
  455. }
  456. int spi_eeprom_read(int x, int offset, char *buffer, int len)
  457. {
  458. return 0;
  459. }
  460. int spi_eeprom_write(int x, int offset, char *buffer, int len)
  461. {
  462. return 0;
  463. }
  464. void spi_init_f(void)
  465. {
  466. #ifdef CONFIG_SC520_CDP_USE_SPI
  467. spi_eeprom_probe(1);
  468. #endif
  469. #ifdef CONFIG_SC520_CDP_USE_MW
  470. mw_eeprom_probe(2);
  471. #endif
  472. }
  473. ssize_t spi_read(uchar *addr, int alen, uchar *buffer, int len)
  474. {
  475. int offset;
  476. int i;
  477. ssize_t res;
  478. offset = 0;
  479. for (i=0;i<alen;i++) {
  480. offset <<= 8;
  481. offset |= addr[i];
  482. }
  483. #ifdef CONFIG_SC520_CDP_USE_SPI
  484. res = spi_eeprom_read(1, offset, buffer, len);
  485. #endif
  486. #ifdef CONFIG_SC520_CDP_USE_MW
  487. res = mw_eeprom_read(2, offset, buffer, len);
  488. #endif
  489. #if !defined(CONFIG_SC520_CDP_USE_SPI) && !defined(CONFIG_SC520_CDP_USE_MW)
  490. res = 0;
  491. #endif
  492. return res;
  493. }
  494. ssize_t spi_write(uchar *addr, int alen, uchar *buffer, int len)
  495. {
  496. int offset;
  497. int i;
  498. ssize_t res;
  499. offset = 0;
  500. for (i=0;i<alen;i++) {
  501. offset <<= 8;
  502. offset |= addr[i];
  503. }
  504. #ifdef CONFIG_SC520_CDP_USE_SPI
  505. res = spi_eeprom_write(1, offset, buffer, len);
  506. #endif
  507. #ifdef CONFIG_SC520_CDP_USE_MW
  508. res = mw_eeprom_write(2, offset, buffer, len);
  509. #endif
  510. #if !defined(CONFIG_SC520_CDP_USE_SPI) && !defined(CONFIG_SC520_CDP_USE_MW)
  511. res = 0;
  512. #endif
  513. return res;
  514. }