ip860.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <commproc.h>
  25. #include <mpc8xx.h>
  26. /* ------------------------------------------------------------------------- */
  27. static long int dram_size (long int, long int *, long int);
  28. unsigned long ip860_get_dram_size(void);
  29. unsigned long ip860_get_clk_freq (void);
  30. /* ------------------------------------------------------------------------- */
  31. #define _NOT_USED_ 0xFFFFFFFF
  32. const uint sdram_table[] = {
  33. /*
  34. * Single Read. (Offset 0 in UPMA RAM)
  35. */
  36. 0x1f07fc04, 0xeeaefc04, 0x11adfc04, 0xefbbbc00,
  37. 0x1ff77c47, /* last */
  38. /*
  39. * SDRAM Initialization (offset 5 in UPMA RAM)
  40. *
  41. * This is no UPM entry point. The following definition uses
  42. * the remaining space to establish an initialization
  43. * sequence, which is executed by a RUN command.
  44. *
  45. */
  46. 0x1ff77c34, 0xefeabc34, 0x1fb57c35, /* last */
  47. /*
  48. * Burst Read. (Offset 8 in UPMA RAM)
  49. */
  50. 0x1f07fc04, 0xeeaefc04, 0x10adfc04, 0xf0affc00,
  51. 0xf0affc00, 0xf1affc00, 0xefbbbc00, 0x1ff77c47, /* last */
  52. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  53. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  54. /*
  55. * Single Write. (Offset 18 in UPMA RAM)
  56. */
  57. 0x1f27fc04, 0xeeaebc00, 0x01b93c04, 0x1ff77c47, /* last */
  58. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  59. /*
  60. * Burst Write. (Offset 20 in UPMA RAM)
  61. */
  62. 0x1f07fc04, 0xeeaebc00, 0x10ad7c00, 0xf0affc00,
  63. 0xf0affc00, 0xe1bbbc04, 0x1ff77c47, /* last */
  64. _NOT_USED_,
  65. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  66. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  67. /*
  68. * Refresh (Offset 30 in UPMA RAM)
  69. */
  70. 0x1ff5fc84, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  71. 0xfffffc84, 0xfffffc07, /* last */
  72. _NOT_USED_, _NOT_USED_,
  73. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  74. /*
  75. * Exception. (Offset 3c in UPMA RAM)
  76. */
  77. 0x7ffffc07, /* last */
  78. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  79. };
  80. /* ------------------------------------------------------------------------- */
  81. int board_pre_init(void)
  82. {
  83. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  84. volatile memctl8xx_t *memctl = &immap->im_memctl;
  85. /* init BCSR chipselect line for ip860_get_clk_freq() and ip860_get_dram_size() */
  86. memctl->memc_or4 = CFG_OR4;
  87. memctl->memc_br4 = CFG_BR4;
  88. return 0;
  89. }
  90. /* ------------------------------------------------------------------------- */
  91. /*
  92. * Check Board Identity:
  93. *
  94. * Test ID string (IP860...)
  95. */
  96. int checkboard (void)
  97. {
  98. unsigned char *s, *e;
  99. unsigned char buf[64];
  100. int i;
  101. puts ("Board: ");
  102. i = getenv_r ("serial#", buf, sizeof (buf));
  103. s = (i > 0) ? buf : NULL;
  104. if (!s || strncmp (s, "IP860", 5)) {
  105. puts ("### No HW ID - assuming IP860");
  106. } else {
  107. for (e = s; *e; ++e) {
  108. if (*e == ' ')
  109. break;
  110. }
  111. for (; s < e; ++s) {
  112. putc (*s);
  113. }
  114. }
  115. putc ('\n');
  116. return (0);
  117. }
  118. /* ------------------------------------------------------------------------- */
  119. long int initdram (int board_type)
  120. {
  121. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  122. volatile memctl8xx_t *memctl = &immap->im_memctl;
  123. long int size;
  124. ulong refresh_val;
  125. upmconfig (UPMA, (uint *) sdram_table,
  126. sizeof (sdram_table) / sizeof (uint));
  127. /*
  128. * Preliminary prescaler for refresh
  129. */
  130. if (ip860_get_clk_freq() == 50000000)
  131. {
  132. memctl->memc_mptpr = 0x0400;
  133. refresh_val = 0xC3000000;
  134. }
  135. else
  136. {
  137. memctl->memc_mptpr = 0x0200;
  138. refresh_val = 0x9C000000;
  139. }
  140. memctl->memc_mar = 0x00000088;
  141. /*
  142. * Map controller banks 2 to the SDRAM address
  143. */
  144. memctl->memc_or2 = CFG_OR2;
  145. memctl->memc_br2 = CFG_BR2;
  146. /* IP860 boards have only one bank SDRAM */
  147. udelay (200);
  148. /* perform SDRAM initializsation sequence */
  149. memctl->memc_mamr = 0x00804114 | refresh_val;
  150. memctl->memc_mcr = 0x80004105; /* run precharge pattern from loc 5 */
  151. udelay(1);
  152. memctl->memc_mamr = 0x00804118 | refresh_val;
  153. memctl->memc_mcr = 0x80004130; /* run refresh pattern 8 times */
  154. udelay (1000);
  155. /*
  156. * Check SDRAM Memory Size
  157. */
  158. if (ip860_get_dram_size() == 16)
  159. size = dram_size (refresh_val | 0x00804114, (ulong *)SDRAM_BASE, SDRAM_MAX_SIZE);
  160. else
  161. size = dram_size (refresh_val | 0x00906114, (ulong *)SDRAM_BASE, SDRAM_MAX_SIZE);
  162. udelay (1000);
  163. memctl->memc_or2 = ((-size) & 0xFFFF0000) | SDRAM_TIMING;
  164. memctl->memc_br2 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  165. udelay (10000);
  166. /*
  167. * Also, map other memory to correct position
  168. */
  169. #if (defined(CFG_OR1) && defined(CFG_BR1_PRELIM))
  170. memctl->memc_or1 = CFG_OR1;
  171. memctl->memc_br1 = CFG_BR1;
  172. #endif
  173. #if defined(CFG_OR3) && defined(CFG_BR3)
  174. memctl->memc_or3 = CFG_OR3;
  175. memctl->memc_br3 = CFG_BR3;
  176. #endif
  177. #if defined(CFG_OR4) && defined(CFG_BR4)
  178. memctl->memc_or4 = CFG_OR4;
  179. memctl->memc_br4 = CFG_BR4;
  180. #endif
  181. #if defined(CFG_OR5) && defined(CFG_BR5)
  182. memctl->memc_or5 = CFG_OR5;
  183. memctl->memc_br5 = CFG_BR5;
  184. #endif
  185. #if defined(CFG_OR6) && defined(CFG_BR6)
  186. memctl->memc_or6 = CFG_OR6;
  187. memctl->memc_br6 = CFG_BR6;
  188. #endif
  189. #if defined(CFG_OR7) && defined(CFG_BR7)
  190. memctl->memc_or7 = CFG_OR7;
  191. memctl->memc_br7 = CFG_BR7;
  192. #endif
  193. return (size);
  194. }
  195. /* ------------------------------------------------------------------------- */
  196. /*
  197. * Check memory range for valid RAM. A simple memory test determines
  198. * the actually available RAM size between addresses `base' and
  199. * `base + maxsize'. Some (not all) hardware errors are detected:
  200. * - short between address lines
  201. * - short between data lines
  202. */
  203. static long int dram_size (long int mamr_value, long int *base,
  204. long int maxsize)
  205. {
  206. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  207. volatile memctl8xx_t *memctl = &immap->im_memctl;
  208. volatile long int *addr;
  209. ulong cnt, val;
  210. ulong save[32]; /* to make test non-destructive */
  211. unsigned char i = 0;
  212. memctl->memc_mamr = mamr_value;
  213. for (cnt = maxsize / sizeof (long); cnt > 0; cnt >>= 1) {
  214. addr = base + cnt; /* pointer arith! */
  215. save[i++] = *addr;
  216. *addr = ~cnt;
  217. }
  218. /* write 0 to base address */
  219. addr = base;
  220. save[i] = *addr;
  221. *addr = 0;
  222. /* check at base address */
  223. if ((val = *addr) != 0) {
  224. *addr = save[i];
  225. return (0);
  226. }
  227. for (cnt = 1; cnt <= maxsize / sizeof (long); cnt <<= 1) {
  228. addr = base + cnt; /* pointer arith! */
  229. val = *addr;
  230. *addr = save[--i];
  231. if (val != (~cnt)) {
  232. return (cnt * sizeof (long));
  233. }
  234. }
  235. return (maxsize);
  236. }
  237. /* ------------------------------------------------------------------------- */
  238. void reset_phy (void)
  239. {
  240. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  241. ulong mask = PB_ENET_RESET | PB_ENET_JABD;
  242. ulong reg;
  243. /* Make sure PHY is not in low-power mode */
  244. immr->im_cpm.cp_pbpar &= ~(mask); /* GPIO */
  245. immr->im_cpm.cp_pbodr &= ~(mask); /* active output */
  246. /* Set JABD low (no JABber Disable),
  247. * and RESET high (Reset PHY)
  248. */
  249. reg = immr->im_cpm.cp_pbdat;
  250. reg = (reg & ~PB_ENET_JABD) | PB_ENET_RESET;
  251. immr->im_cpm.cp_pbdat = reg;
  252. /* now drive outputs */
  253. immr->im_cpm.cp_pbdir |= mask; /* output */
  254. udelay (1000);
  255. /*
  256. * Release RESET signal
  257. */
  258. immr->im_cpm.cp_pbdat &= ~(PB_ENET_RESET);
  259. udelay (1000);
  260. }
  261. /* ------------------------------------------------------------------------- */
  262. unsigned long ip860_get_clk_freq(void)
  263. {
  264. volatile ip860_bcsr_t *bcsr = (ip860_bcsr_t *)BCSR_BASE;
  265. ulong temp;
  266. uchar sysclk;
  267. if ((bcsr->bd_status & 0x80) == 0x80) /* bd_rev valid ? */
  268. sysclk = (bcsr->bd_rev & 0x18) >> 3;
  269. else
  270. sysclk = 0x00;
  271. switch (sysclk)
  272. {
  273. case 0x00:
  274. temp = 50000000;
  275. break;
  276. case 0x01:
  277. temp = 80000000;
  278. break;
  279. default:
  280. temp = 50000000;
  281. break;
  282. }
  283. return (temp);
  284. }
  285. /* ------------------------------------------------------------------------- */
  286. unsigned long ip860_get_dram_size(void)
  287. {
  288. volatile ip860_bcsr_t *bcsr = (ip860_bcsr_t *)BCSR_BASE;
  289. ulong temp;
  290. uchar dram_size;
  291. if ((bcsr->bd_status & 0x80) == 0x80) /* bd_rev valid ? */
  292. dram_size = (bcsr->bd_rev & 0xE0) >> 5;
  293. else
  294. dram_size = 0x00; /* default is 16 MB */
  295. switch (dram_size)
  296. {
  297. case 0x00:
  298. temp = 16;
  299. break;
  300. case 0x01:
  301. temp = 32;
  302. break;
  303. default:
  304. temp = 16;
  305. break;
  306. }
  307. return (temp);
  308. }
  309. /* ------------------------------------------------------------------------- */