cpu.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_440)
  41. #define FREQ_EBC (sys_info.freqEPB)
  42. #else
  43. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  44. #endif
  45. #if defined(CONFIG_405GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  46. #define PCI_ASYNC
  47. int pci_async_enabled(void)
  48. {
  49. #if defined(CONFIG_405GP)
  50. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  51. #endif
  52. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  53. unsigned long val;
  54. mfsdr(sdr_sdstp1, val);
  55. return (val & SDR0_SDSTP1_PAME_MASK);
  56. #endif
  57. }
  58. #endif
  59. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  60. int pci_arbiter_enabled(void)
  61. {
  62. #if defined(CONFIG_405GP)
  63. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  64. #endif
  65. #if defined(CONFIG_405EP)
  66. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  67. #endif
  68. #if defined(CONFIG_440GP)
  69. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  70. #endif
  71. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || \
  72. defined(CONFIG_440GR) || defined(CONFIG_440SP) || \
  73. defined(CONFIG_440SPE)
  74. unsigned long val;
  75. mfsdr(sdr_sdstp1, val);
  76. return (val & SDR0_SDSTP1_PAE_MASK);
  77. #endif
  78. }
  79. #endif
  80. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  81. defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  82. #define I2C_BOOTROM
  83. int i2c_bootrom_enabled(void)
  84. {
  85. #if defined(CONFIG_405EP)
  86. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  87. #endif
  88. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || \
  89. defined(CONFIG_440GR) || defined(CONFIG_440SP) || \
  90. defined(CONFIG_440SPE)
  91. unsigned long val;
  92. mfsdr(sdr_sdcs, val);
  93. return (val & SDR0_SDCS_SDD);
  94. #endif
  95. }
  96. #endif
  97. #if defined(CONFIG_440)
  98. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  99. #endif
  100. int checkcpu (void)
  101. {
  102. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  103. uint pvr = get_pvr();
  104. ulong clock = gd->cpu_clk;
  105. char buf[32];
  106. #if !defined(CONFIG_IOP480)
  107. sys_info_t sys_info;
  108. puts ("CPU: ");
  109. get_sys_info(&sys_info);
  110. puts("AMCC PowerPC 4");
  111. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  112. puts("05");
  113. #endif
  114. #if defined(CONFIG_440)
  115. puts("40");
  116. #endif
  117. switch (pvr) {
  118. case PVR_405GP_RB:
  119. puts("GP Rev. B");
  120. break;
  121. case PVR_405GP_RC:
  122. puts("GP Rev. C");
  123. break;
  124. case PVR_405GP_RD:
  125. puts("GP Rev. D");
  126. break;
  127. #ifdef CONFIG_405GP
  128. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  129. puts("GP Rev. E");
  130. break;
  131. #endif
  132. case PVR_405CR_RA:
  133. puts("CR Rev. A");
  134. break;
  135. case PVR_405CR_RB:
  136. puts("CR Rev. B");
  137. break;
  138. #ifdef CONFIG_405CR
  139. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  140. puts("CR Rev. C");
  141. break;
  142. #endif
  143. case PVR_405GPR_RB:
  144. puts("GPr Rev. B");
  145. break;
  146. case PVR_405EP_RB:
  147. puts("EP Rev. B");
  148. break;
  149. #if defined(CONFIG_440)
  150. case PVR_440GP_RB:
  151. puts("GP Rev. B");
  152. /* See errata 1.12: CHIP_4 */
  153. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  154. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  155. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  156. "Resetting chip ...\n");
  157. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  158. do_chip_reset ( mfdcr(cpc0_strp0),
  159. mfdcr(cpc0_strp1) );
  160. }
  161. break;
  162. case PVR_440GP_RC:
  163. puts("GP Rev. C");
  164. break;
  165. case PVR_440GX_RA:
  166. puts("GX Rev. A");
  167. break;
  168. case PVR_440GX_RB:
  169. puts("GX Rev. B");
  170. break;
  171. case PVR_440GX_RC:
  172. puts("GX Rev. C");
  173. break;
  174. case PVR_440GX_RF:
  175. puts("GX Rev. F");
  176. break;
  177. case PVR_440EP_RA:
  178. puts("EP Rev. A");
  179. break;
  180. #ifdef CONFIG_440EP
  181. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  182. puts("EP Rev. B");
  183. break;
  184. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  185. puts("EP Rev. C");
  186. break;
  187. #endif /* CONFIG_440EP */
  188. #ifdef CONFIG_440GR
  189. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  190. puts("GR Rev. A");
  191. break;
  192. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  193. puts("GR Rev. B");
  194. break;
  195. #endif /* CONFIG_440GR */
  196. #endif /* CONFIG_440 */
  197. case PVR_440SP_RA:
  198. puts("SP Rev. A");
  199. break;
  200. case PVR_440SP_RB:
  201. puts("SP Rev. B");
  202. break;
  203. case PVR_440SPe_RA:
  204. puts("SPe 3GA533C");
  205. break;
  206. case PVR_440SPe_RB:
  207. puts("SPe 3GB533C");
  208. break;
  209. default:
  210. printf (" UNKNOWN (PVR=%08x)", pvr);
  211. break;
  212. }
  213. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  214. sys_info.freqPLB / 1000000,
  215. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  216. FREQ_EBC / 1000000);
  217. #if defined(I2C_BOOTROM)
  218. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  219. #endif
  220. #if defined(CONFIG_PCI)
  221. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  222. #endif
  223. #if defined(PCI_ASYNC)
  224. if (pci_async_enabled()) {
  225. printf (", PCI async ext clock used");
  226. } else {
  227. printf (", PCI sync clock at %lu MHz",
  228. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  229. }
  230. #endif
  231. #if defined(CONFIG_PCI)
  232. putc('\n');
  233. #endif
  234. #if defined(CONFIG_405EP)
  235. printf (" 16 kB I-Cache 16 kB D-Cache");
  236. #elif defined(CONFIG_440)
  237. printf (" 32 kB I-Cache 32 kB D-Cache");
  238. #else
  239. printf (" 16 kB I-Cache %d kB D-Cache",
  240. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  241. #endif
  242. #endif /* !defined(CONFIG_IOP480) */
  243. #if defined(CONFIG_IOP480)
  244. printf ("PLX IOP480 (PVR=%08x)", pvr);
  245. printf (" at %s MHz:", strmhz(buf, clock));
  246. printf (" %u kB I-Cache", 4);
  247. printf (" %u kB D-Cache", 2);
  248. #endif
  249. #endif /* !defined(CONFIG_405) */
  250. putc ('\n');
  251. return 0;
  252. }
  253. /* ------------------------------------------------------------------------- */
  254. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  255. {
  256. #if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
  257. /*give reset to BCSR*/
  258. *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
  259. #else
  260. /*
  261. * Initiate system reset in debug control register DBCR
  262. */
  263. __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
  264. #if defined(CONFIG_440)
  265. __asm__ __volatile__("mtspr 0x134, 3");
  266. #else
  267. __asm__ __volatile__("mtspr 0x3f2, 3");
  268. #endif
  269. #endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
  270. return 1;
  271. }
  272. #if defined(CONFIG_440)
  273. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  274. {
  275. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  276. * reset.
  277. */
  278. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  279. mtdcr (cpc0_sys0, sys0);
  280. mtdcr (cpc0_sys1, sys1);
  281. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  282. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  283. return 1;
  284. }
  285. #endif
  286. /*
  287. * Get timebase clock frequency
  288. */
  289. unsigned long get_tbclk (void)
  290. {
  291. #if !defined(CONFIG_IOP480)
  292. sys_info_t sys_info;
  293. get_sys_info(&sys_info);
  294. return (sys_info.freqProcessor);
  295. #else
  296. return (66000000);
  297. #endif
  298. }
  299. #if defined(CONFIG_WATCHDOG)
  300. void
  301. watchdog_reset(void)
  302. {
  303. int re_enable = disable_interrupts();
  304. reset_4xx_watchdog();
  305. if (re_enable) enable_interrupts();
  306. }
  307. void
  308. reset_4xx_watchdog(void)
  309. {
  310. /*
  311. * Clear TSR(WIS) bit
  312. */
  313. mtspr(tsr, 0x40000000);
  314. }
  315. #endif /* CONFIG_WATCHDOG */