start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * File: start.S
  27. *
  28. * Discription: startup code
  29. *
  30. */
  31. #include <config.h>
  32. #include <mpc5xx.h>
  33. #include <version.h>
  34. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  35. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  36. #include <ppc_asm.tmpl>
  37. #include <ppc_defs.h>
  38. #include <linux/config.h>
  39. #include <asm/processor.h>
  40. #ifndef CONFIG_IDENT_STRING
  41. #define CONFIG_IDENT_STRING ""
  42. #endif
  43. /* We don't have a MMU.
  44. */
  45. #undef MSR_KERNEL
  46. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  47. /*
  48. * Set up GOT: Global Offset Table
  49. *
  50. * Use r14 to access the GOT
  51. */
  52. START_GOT
  53. GOT_ENTRY(_GOT2_TABLE_)
  54. GOT_ENTRY(_FIXUP_TABLE_)
  55. GOT_ENTRY(_start)
  56. GOT_ENTRY(_start_of_vectors)
  57. GOT_ENTRY(_end_of_vectors)
  58. GOT_ENTRY(transfer_to_handler)
  59. GOT_ENTRY(__init_end)
  60. GOT_ENTRY(_end)
  61. GOT_ENTRY(__bss_start)
  62. END_GOT
  63. /*
  64. * r3 - 1st arg to board_init(): IMMP pointer
  65. * r4 - 2nd arg to board_init(): boot flag
  66. */
  67. .text
  68. .long 0x27051956 /* U-Boot Magic Number */
  69. .globl version_string
  70. version_string:
  71. .ascii U_BOOT_VERSION
  72. .ascii " (", __DATE__, " - ", __TIME__, ")"
  73. .ascii CONFIG_IDENT_STRING, "\0"
  74. . = EXC_OFF_SYS_RESET
  75. .globl _start
  76. _start:
  77. mfspr r3, 638
  78. li r4, CFG_ISB /* Set ISB bit */
  79. or r3, r3, r4
  80. mtspr 638, r3
  81. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  82. b boot_cold
  83. . = EXC_OFF_SYS_RESET + 0x20
  84. .globl _start_warm
  85. _start_warm:
  86. li r21, BOOTFLAG_WARM /* Software reboot */
  87. b boot_warm
  88. boot_cold:
  89. boot_warm:
  90. /* Initialize machine status; enable machine check interrupt */
  91. /*----------------------------------------------------------------------*/
  92. li r3, MSR_KERNEL /* Set ME, RI flags */
  93. mtmsr r3
  94. mtspr SRR1, r3 /* Make SRR1 match MSR */
  95. /* Initialize debug port registers */
  96. /*----------------------------------------------------------------------*/
  97. xor r0, r0, r0 /* Clear R0 */
  98. mtspr LCTRL1, r0 /* Initialize debug port regs */
  99. mtspr LCTRL2, r0
  100. mtspr COUNTA, r0
  101. mtspr COUNTB, r0
  102. /*
  103. * Calculate absolute address in FLASH and jump there
  104. *----------------------------------------------------------------------*/
  105. lis r3, CFG_MONITOR_BASE@h
  106. ori r3, r3, CFG_MONITOR_BASE@l
  107. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  108. mtlr r3
  109. blr
  110. in_flash:
  111. /* Initialize some SPRs that are hard to access from C */
  112. /*----------------------------------------------------------------------*/
  113. lis r3, CFG_IMMR@h /* Pass IMMR as arg1 to C routine */
  114. lis r2, CFG_INIT_SP_ADDR@h
  115. ori r1, r2, CFG_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  116. /* Note: R0 is still 0 here */
  117. stwu r0, -4(r1) /* Clear final stack frame so that */
  118. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  119. /*
  120. * Disable serialized ifetch and show cycles
  121. * (i.e. set processor to normal mode) for maximum
  122. * performance.
  123. */
  124. li r2, 0x0007
  125. mtspr ICTRL, r2
  126. /* Set up debug mode entry */
  127. lis r2, CFG_DER@h
  128. ori r2, r2, CFG_DER@l
  129. mtspr DER, r2
  130. /* Let the C-code set up the rest */
  131. /* */
  132. /* Be careful to keep code relocatable ! */
  133. /*----------------------------------------------------------------------*/
  134. GET_GOT /* initialize GOT access */
  135. /* r3: IMMR */
  136. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  137. mr r3, r21
  138. /* r3: BOOTFLAG */
  139. bl board_init_f /* run 1st part of board init code (from Flash) */
  140. .globl _start_of_vectors
  141. _start_of_vectors:
  142. /* Machine check */
  143. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  144. /* Data Storage exception. "Never" generated on the 860. */
  145. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  146. /* Instruction Storage exception. "Never" generated on the 860. */
  147. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  148. /* External Interrupt exception. */
  149. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  150. /* Alignment exception. */
  151. . = 0x600
  152. Alignment:
  153. EXCEPTION_PROLOG
  154. mfspr r4,DAR
  155. stw r4,_DAR(r21)
  156. mfspr r5,DSISR
  157. stw r5,_DSISR(r21)
  158. addi r3,r1,STACK_FRAME_OVERHEAD
  159. li r20,MSR_KERNEL
  160. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  161. lwz r6,GOT(transfer_to_handler)
  162. mtlr r6
  163. blrl
  164. .L_Alignment:
  165. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  166. .long int_return - _start + EXC_OFF_SYS_RESET
  167. /* Program check exception */
  168. . = 0x700
  169. ProgramCheck:
  170. EXCEPTION_PROLOG
  171. addi r3,r1,STACK_FRAME_OVERHEAD
  172. li r20,MSR_KERNEL
  173. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  174. lwz r6,GOT(transfer_to_handler)
  175. mtlr r6
  176. blrl
  177. .L_ProgramCheck:
  178. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  179. .long int_return - _start + EXC_OFF_SYS_RESET
  180. /* FPU on MPC5xx available. We will use it later.
  181. */
  182. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  183. /* I guess we could implement decrementer, and may have
  184. * to someday for timekeeping.
  185. */
  186. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  187. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  188. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  189. . = 0xc00
  190. /*
  191. * r0 - SYSCALL number
  192. * r3-... arguments
  193. */
  194. SystemCall:
  195. addis r11,r0,0 /* get functions table addr */
  196. ori r11,r11,0 /* Note: this code is patched in trap_init */
  197. addis r12,r0,0 /* get number of functions */
  198. ori r12,r12,0
  199. cmplw 0, r0, r12
  200. bge 1f
  201. rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
  202. add r11,r11,r0
  203. lwz r11,0(r11)
  204. li r20,0xd00-4 /* Get stack pointer */
  205. lwz r12,0(r20)
  206. subi r12,r12,12 /* Adjust stack pointer */
  207. li r0,0xc00+_end_back-SystemCall
  208. cmplw 0, r0, r12 /* Check stack overflow */
  209. bgt 1f
  210. stw r12,0(r20)
  211. mflr r0
  212. stw r0,0(r12)
  213. mfspr r0,SRR0
  214. stw r0,4(r12)
  215. mfspr r0,SRR1
  216. stw r0,8(r12)
  217. li r12,0xc00+_back-SystemCall
  218. mtlr r12
  219. mtspr SRR0,r11
  220. 1: SYNC
  221. rfi
  222. _back:
  223. mfmsr r11 /* Disable interrupts */
  224. li r12,0
  225. ori r12,r12,MSR_EE
  226. andc r11,r11,r12
  227. SYNC /* Some chip revs need this... */
  228. mtmsr r11
  229. SYNC
  230. li r12,0xd00-4 /* restore regs */
  231. lwz r12,0(r12)
  232. lwz r11,0(r12)
  233. mtlr r11
  234. lwz r11,4(r12)
  235. mtspr SRR0,r11
  236. lwz r11,8(r12)
  237. mtspr SRR1,r11
  238. addi r12,r12,12 /* Adjust stack pointer */
  239. li r20,0xd00-4
  240. stw r12,0(r20)
  241. SYNC
  242. rfi
  243. _end_back:
  244. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  245. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  246. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  247. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  248. * for all unimplemented and illegal instructions.
  249. */
  250. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  251. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  252. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  253. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  254. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  255. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  256. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  257. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  258. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  259. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  260. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  261. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  262. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  263. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  264. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  265. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  266. .globl _end_of_vectors
  267. _end_of_vectors:
  268. . = 0x2000
  269. /*
  270. * This code finishes saving the registers to the exception frame
  271. * and jumps to the appropriate handler for the exception.
  272. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  273. */
  274. .globl transfer_to_handler
  275. transfer_to_handler:
  276. stw r22,_NIP(r21)
  277. lis r22,MSR_POW@h
  278. andc r23,r23,r22
  279. stw r23,_MSR(r21)
  280. SAVE_GPR(7, r21)
  281. SAVE_4GPRS(8, r21)
  282. SAVE_8GPRS(12, r21)
  283. SAVE_8GPRS(24, r21)
  284. mflr r23
  285. andi. r24,r23,0x3f00 /* get vector offset */
  286. stw r24,TRAP(r21)
  287. li r22,0
  288. stw r22,RESULT(r21)
  289. mtspr SPRG2,r22 /* r1 is now kernel sp */
  290. lwz r24,0(r23) /* virtual address of handler */
  291. lwz r23,4(r23) /* where to go when done */
  292. mtspr SRR0,r24
  293. mtspr SRR1,r20
  294. mtlr r23
  295. SYNC
  296. rfi /* jump to handler, enable MMU */
  297. int_return:
  298. mfmsr r28 /* Disable interrupts */
  299. li r4,0
  300. ori r4,r4,MSR_EE
  301. andc r28,r28,r4
  302. SYNC /* Some chip revs need this... */
  303. mtmsr r28
  304. SYNC
  305. lwz r2,_CTR(r1)
  306. lwz r0,_LINK(r1)
  307. mtctr r2
  308. mtlr r0
  309. lwz r2,_XER(r1)
  310. lwz r0,_CCR(r1)
  311. mtspr XER,r2
  312. mtcrf 0xFF,r0
  313. REST_10GPRS(3, r1)
  314. REST_10GPRS(13, r1)
  315. REST_8GPRS(23, r1)
  316. REST_GPR(31, r1)
  317. lwz r2,_NIP(r1) /* Restore environment */
  318. lwz r0,_MSR(r1)
  319. mtspr SRR0,r2
  320. mtspr SRR1,r0
  321. lwz r0,GPR0(r1)
  322. lwz r2,GPR2(r1)
  323. lwz r1,GPR1(r1)
  324. SYNC
  325. rfi
  326. /*
  327. * unsigned int get_immr (unsigned int mask)
  328. *
  329. * return (mask ? (IMMR & mask) : IMMR);
  330. */
  331. .globl get_immr
  332. get_immr:
  333. mr r4,r3 /* save mask */
  334. mfspr r3, IMMR /* IMMR */
  335. cmpwi 0,r4,0 /* mask != 0 ? */
  336. beq 4f
  337. and r3,r3,r4 /* IMMR & mask */
  338. 4:
  339. blr
  340. .globl get_pvr
  341. get_pvr:
  342. mfspr r3, PVR
  343. blr
  344. /*------------------------------------------------------------------------------*/
  345. /*
  346. * void relocate_code (addr_sp, gd, addr_moni)
  347. *
  348. * This "function" does not return, instead it continues in RAM
  349. * after relocating the monitor code.
  350. *
  351. * r3 = dest
  352. * r4 = src
  353. * r5 = length in bytes
  354. * r6 = cachelinesize
  355. */
  356. .globl relocate_code
  357. relocate_code:
  358. mr r1, r3 /* Set new stack pointer in SRAM */
  359. mr r9, r4 /* Save copy of global data pointer in SRAM */
  360. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  361. mr r3, r5 /* Destination Address */
  362. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  363. ori r4, r4, CFG_MONITOR_BASE@l
  364. lwz r5, GOT(__init_end)
  365. sub r5, r5, r4
  366. /*
  367. * Fix GOT pointer:
  368. *
  369. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  370. *
  371. * Offset:
  372. */
  373. sub r15, r10, r4
  374. /* First our own GOT */
  375. add r14, r14, r15
  376. /* the the one used by the C code */
  377. add r30, r30, r15
  378. /*
  379. * Now relocate code
  380. */
  381. cmplw cr1,r3,r4
  382. addi r0,r5,3
  383. srwi. r0,r0,2
  384. beq cr1,4f /* In place copy is not necessary */
  385. beq 4f /* Protect against 0 count */
  386. mtctr r0
  387. bge cr1,2f
  388. la r8,-4(r4)
  389. la r7,-4(r3)
  390. 1: lwzu r0,4(r8)
  391. stwu r0,4(r7)
  392. bdnz 1b
  393. b 4f
  394. 2: slwi r0,r0,2
  395. add r8,r4,r0
  396. add r7,r3,r0
  397. 3: lwzu r0,-4(r8)
  398. stwu r0,-4(r7)
  399. bdnz 3b
  400. 4: sync
  401. isync
  402. /*
  403. * We are done. Do not return, instead branch to second part of board
  404. * initialization, now running from RAM.
  405. */
  406. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  407. mtlr r0
  408. blr
  409. in_ram:
  410. /*
  411. * Relocation Function, r14 point to got2+0x8000
  412. *
  413. * Adjust got2 pointers, no need to check for 0, this code
  414. * already puts a few entries in the table.
  415. */
  416. li r0,__got2_entries@sectoff@l
  417. la r3,GOT(_GOT2_TABLE_)
  418. lwz r11,GOT(_GOT2_TABLE_)
  419. mtctr r0
  420. sub r11,r3,r11
  421. addi r3,r3,-4
  422. 1: lwzu r0,4(r3)
  423. add r0,r0,r11
  424. stw r0,0(r3)
  425. bdnz 1b
  426. /*
  427. * Now adjust the fixups and the pointers to the fixups
  428. * in case we need to move ourselves again.
  429. */
  430. 2: li r0,__fixup_entries@sectoff@l
  431. lwz r3,GOT(_FIXUP_TABLE_)
  432. cmpwi r0,0
  433. mtctr r0
  434. addi r3,r3,-4
  435. beq 4f
  436. 3: lwzu r4,4(r3)
  437. lwzux r0,r4,r11
  438. add r0,r0,r11
  439. stw r10,0(r3)
  440. stw r0,0(r4)
  441. bdnz 3b
  442. 4:
  443. clear_bss:
  444. /*
  445. * Now clear BSS segment
  446. */
  447. lwz r3,GOT(__bss_start)
  448. lwz r4,GOT(_end)
  449. cmplw 0, r3, r4
  450. beq 6f
  451. li r0, 0
  452. 5:
  453. stw r0, 0(r3)
  454. addi r3, r3, 4
  455. cmplw 0, r3, r4
  456. bne 5b
  457. 6:
  458. mr r3, r9 /* Global Data pointer */
  459. mr r4, r10 /* Destination Address */
  460. bl board_init_r
  461. /*
  462. * Copy exception vector code to low memory
  463. *
  464. * r3: dest_addr
  465. * r7: source address, r8: end address, r9: target address
  466. */
  467. .globl trap_init
  468. trap_init:
  469. lwz r7, GOT(_start)
  470. lwz r8, GOT(_end_of_vectors)
  471. rlwinm r9, r7, 0, 22, 31 /* _start & 0x3FF */
  472. cmplw 0, r7, r8
  473. bgelr /* return if r7>=r8 - just in case */
  474. mflr r4 /* save link register */
  475. 1:
  476. lwz r0, 0(r7)
  477. stw r0, 0(r9)
  478. addi r7, r7, 4
  479. addi r9, r9, 4
  480. cmplw 0, r7, r8
  481. bne 1b
  482. /*
  483. * relocate `hdlr' and `int_return' entries
  484. */
  485. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  486. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  487. 2:
  488. bl trap_reloc
  489. addi r7, r7, 0x100 /* next exception vector */
  490. cmplw 0, r7, r8
  491. blt 2b
  492. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  493. bl trap_reloc
  494. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  495. bl trap_reloc
  496. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  497. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  498. 3:
  499. bl trap_reloc
  500. addi r7, r7, 0x100 /* next exception vector */
  501. cmplw 0, r7, r8
  502. blt 3b
  503. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  504. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  505. 4:
  506. bl trap_reloc
  507. addi r7, r7, 0x100 /* next exception vector */
  508. cmplw 0, r7, r8
  509. blt 4b
  510. mtlr r4 /* restore link register */
  511. blr
  512. /*
  513. * Function: relocate entries for one exception vector
  514. */
  515. trap_reloc:
  516. lwz r0, 0(r7) /* hdlr ... */
  517. add r0, r0, r3 /* ... += dest_addr */
  518. stw r0, 0(r7)
  519. lwz r0, 4(r7) /* int_return ... */
  520. add r0, r0, r3 /* ... += dest_addr */
  521. stw r0, 4(r7)
  522. sync
  523. isync
  524. blr