PK1C20.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * (C) Copyright 2004, Psyent Corporation <www.psyent.com>
  3. * Scott McNutt <smcnutt@psyent.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*------------------------------------------------------------------------
  26. * BOARD/CPU
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_PK1C20 1 /* PK1C20 board */
  29. #define CONFIG_SYS_CLK_FREQ 50000000 /* 50 MHz core clk */
  30. #define CONFIG_SYS_RESET_ADDR 0x00000000 /* Hard-reset address */
  31. #define CONFIG_SYS_EXCEPTION_ADDR 0x01000020 /* Exception entry point*/
  32. #define CONFIG_SYS_NIOS_SYSID_BASE 0x021208b8 /* System id address */
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* enable early board-spec. init*/
  34. /*------------------------------------------------------------------------
  35. * CACHE -- the following will support II/s and II/f. The II/s does not
  36. * have dcache, so the cache instructions will behave as NOPs.
  37. *----------------------------------------------------------------------*/
  38. #define CONFIG_SYS_ICACHE_SIZE 4096 /* 4 KByte total */
  39. #define CONFIG_SYS_ICACHELINE_SIZE 32 /* 32 bytes/line */
  40. #define CONFIG_SYS_DCACHE_SIZE 2048 /* 2 KByte (II/f) */
  41. #define CONFIG_SYS_DCACHELINE_SIZE 4 /* 4 bytes/line (II/f) */
  42. /*------------------------------------------------------------------------
  43. * MEMORY BASE ADDRESSES
  44. *----------------------------------------------------------------------*/
  45. #define CONFIG_SYS_FLASH_BASE 0x00000000 /* FLASH base addr */
  46. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  47. #define CONFIG_SYS_SDRAM_BASE 0x01000000 /* SDRAM base addr */
  48. #define CONFIG_SYS_SDRAM_SIZE 0x01000000 /* 16 MByte */
  49. #define CONFIG_SYS_SRAM_BASE 0x02000000 /* SRAM base addr */
  50. #define CONFIG_SYS_SRAM_SIZE 0x00100000 /* 1 MB (only 1M mapped)*/
  51. /*------------------------------------------------------------------------
  52. * MEMORY ORGANIZATION
  53. * -Monitor at top.
  54. * -The heap is placed below the monitor.
  55. * -Global data is placed below the heap.
  56. * -The stack is placed below global data (&grows down).
  57. *----------------------------------------------------------------------*/
  58. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 128k */
  59. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* Global data size rsvd*/
  60. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  61. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  62. #define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MONITOR_BASE - CONFIG_SYS_MALLOC_LEN)
  63. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_MALLOC_BASE - CONFIG_SYS_GBL_DATA_SIZE)
  64. #define CONFIG_SYS_INIT_SP CONFIG_SYS_GBL_DATA_OFFSET
  65. /*------------------------------------------------------------------------
  66. * FLASH (AM29LV065D)
  67. *----------------------------------------------------------------------*/
  68. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max # sects per bank */
  69. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max # of flash banks */
  70. #define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Erase timeout (msec) */
  71. #define CONFIG_SYS_FLASH_WRITE_TOUT 100 /* Write timeout (msec) */
  72. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size */
  73. /*------------------------------------------------------------------------
  74. * ENVIRONMENT -- Put environment in sector CONFIG_SYS_MONITOR_LEN above
  75. * CONFIG_SYS_RESET_ADDR, since we assume the monitor is stored at the
  76. * reset address, no? This will keep the environment in user region
  77. * of flash. NOTE: the monitor length must be multiple of sector size
  78. * (which is common practice).
  79. *----------------------------------------------------------------------*/
  80. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment in flash */
  81. #define CONFIG_ENV_SIZE (64 * 1024) /* 64 KByte (1 sector) */
  82. #define CONFIG_ENV_OVERWRITE /* Serial change Ok */
  83. #define CONFIG_ENV_ADDR (CONFIG_SYS_RESET_ADDR + CONFIG_SYS_MONITOR_LEN)
  84. /*------------------------------------------------------------------------
  85. * CONSOLE
  86. *----------------------------------------------------------------------*/
  87. #define CONFIG_ALTERA_UART 1 /* Use altera uart */
  88. #if defined(CONFIG_ALTERA_JTAG_UART)
  89. #define CONFIG_SYS_NIOS_CONSOLE 0x021208b0 /* JTAG UART base addr */
  90. #else
  91. #define CONFIG_SYS_NIOS_CONSOLE 0x02120840 /* UART base addr */
  92. #endif
  93. #define CONFIG_SYS_NIOS_FIXEDBAUD 1 /* Baudrate is fixed */
  94. #define CONFIG_BAUDRATE 115200 /* Initial baudrate */
  95. #define CONFIG_SYS_BAUDRATE_TABLE {115200} /* It's fixed ;-) */
  96. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* Suppress console info*/
  97. /*------------------------------------------------------------------------
  98. * EPCS Device -- wne CONFIG_SYS_NIOS_EPCSBASE is defined code/commands for
  99. * epcs device access is enabled. The base address is the epcs
  100. * _register_ base address, NOT THE ADDRESS OF THE MEMORY BLOCK.
  101. * The register base is currently at offset 0x600 from the memory base.
  102. *----------------------------------------------------------------------*/
  103. #define CONFIG_SYS_NIOS_EPCSBASE 0x02100200 /* EPCS register base */
  104. /*------------------------------------------------------------------------
  105. * DEBUG
  106. *----------------------------------------------------------------------*/
  107. #undef CONFIG_ROM_STUBS /* Stubs not in ROM */
  108. /*------------------------------------------------------------------------
  109. * TIMEBASE --
  110. *
  111. * The high res timer defaults to 1 msec. Since it includes the period
  112. * registers, the interrupt frequency can be reduced using TMRCNT.
  113. * If the default period is acceptable, TMRCNT can be left undefined.
  114. * TMRMS represents the desired mecs per tick (msecs per interrupt).
  115. *----------------------------------------------------------------------*/
  116. #define CONFIG_SYS_HZ 1000 /* Always 1000 */
  117. #define CONFIG_SYS_NIOS_TMRBASE 0x02120820 /* Tick timer base addr */
  118. #define CONFIG_SYS_NIOS_TMRIRQ 3 /* Timer IRQ num */
  119. #define CONFIG_SYS_NIOS_TMRMS 10 /* Desired period */
  120. #define CONFIG_SYS_NIOS_TMRCNT \
  121. (CONFIG_SYS_NIOS_TMRMS * (CONFIG_SYS_CLK_FREQ/1000))
  122. /*------------------------------------------------------------------------
  123. * STATUS LED -- Provides a simple blinking led. For Nios2 each board
  124. * must implement its own led routines -- leds are, after all,
  125. * board-specific, no?
  126. *----------------------------------------------------------------------*/
  127. #define CONFIG_SYS_LEDPIO_ADDR 0x02120870 /* LED PIO base addr */
  128. #define CONFIG_STATUS_LED /* Enable status driver */
  129. #define STATUS_LED_BIT 1 /* Bit-0 on PIO */
  130. #define STATUS_LED_STATE 1 /* Blinking */
  131. #define STATUS_LED_PERIOD (500/CONFIG_SYS_NIOS_TMRMS) /* Every 500 msec */
  132. /*------------------------------------------------------------------------
  133. * ETHERNET -- The header file for the SMC91111 driver hurts my eyes ...
  134. * and really doesn't need any additional clutter. So I choose the lazy
  135. * way out to avoid changes there -- define the base address to ensure
  136. * cache bypass so there's no need to monkey with inx/outx macros.
  137. *----------------------------------------------------------------------*/
  138. #define CONFIG_SMC91111_BASE 0x82110300 /* Base addr (bypass) */
  139. #define CONFIG_NET_MULTI
  140. #define CONFIG_SMC91111 /* Using SMC91c111 */
  141. #undef CONFIG_SMC91111_EXT_PHY /* Internal PHY */
  142. #define CONFIG_SMC_USE_32_BIT /* 32-bit interface */
  143. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  144. #define CONFIG_NETMASK 255.255.255.0
  145. #define CONFIG_IPADDR 192.168.2.21
  146. #define CONFIG_SERVERIP 192.168.2.16
  147. /*
  148. * BOOTP options
  149. */
  150. #define CONFIG_BOOTP_BOOTFILESIZE
  151. #define CONFIG_BOOTP_BOOTPATH
  152. #define CONFIG_BOOTP_GATEWAY
  153. #define CONFIG_BOOTP_HOSTNAME
  154. /*
  155. * Command line configuration.
  156. */
  157. #define CONFIG_CMD_BDI
  158. #define CONFIG_CMD_DHCP
  159. #define CONFIG_CMD_ECHO
  160. #define CONFIG_CMD_SAVEENV
  161. #define CONFIG_CMD_FLASH
  162. #define CONFIG_CMD_IMI
  163. #define CONFIG_CMD_IRQ
  164. #define CONFIG_CMD_LOADS
  165. #define CONFIG_CMD_LOADB
  166. #define CONFIG_CMD_MEMORY
  167. #define CONFIG_CMD_MISC
  168. #define CONFIG_CMD_NET
  169. #define CONFIG_CMD_PING
  170. #define CONFIG_CMD_RUN
  171. #define CONFIG_CMD_SAVES
  172. /*------------------------------------------------------------------------
  173. * COMPACT FLASH
  174. *----------------------------------------------------------------------*/
  175. #if defined(CONFIG_CMD_IDE)
  176. #define CONFIG_IDE_PREINIT /* Implement id_preinit */
  177. #define CONFIG_SYS_IDE_MAXBUS 1 /* 1 IDE bus */
  178. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* 1 drive per IDE bus */
  179. #define CONFIG_SYS_ATA_BASE_ADDR 0x00900800 /* ATA base addr */
  180. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 /* IDE0 offset */
  181. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0040 /* Data IO offset */
  182. #define CONFIG_SYS_ATA_REG_OFFSET 0x0040 /* Register offset */
  183. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Alternate reg offset */
  184. #define CONFIG_SYS_ATA_STRIDE 4 /* Width betwix addrs */
  185. #define CONFIG_DOS_PARTITION
  186. /* Board-specific cf regs */
  187. #define CONFIG_SYS_CF_PRESENT 0x00900880 /* CF Present PIO base */
  188. #define CONFIG_SYS_CF_POWER 0x00900890 /* CF Power FET PIO base*/
  189. #define CONFIG_SYS_CF_ATASEL 0x009008a0 /* CF ATASEL PIO base */
  190. #endif
  191. /*------------------------------------------------------------------------
  192. * JFFS2
  193. *----------------------------------------------------------------------*/
  194. #if defined(CONFIG_CMD_JFFS2)
  195. #define CONFIG_SYS_JFFS_CUSTOM_PART /* board defined part */
  196. #endif
  197. /*------------------------------------------------------------------------
  198. * MISC
  199. *----------------------------------------------------------------------*/
  200. #define CONFIG_SYS_LONGHELP /* Provide extended help*/
  201. #define CONFIG_SYS_PROMPT "==> " /* Command prompt */
  202. #define CONFIG_SYS_CBSIZE 256 /* Console I/O buf size */
  203. #define CONFIG_SYS_MAXARGS 16 /* Max command args */
  204. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg buf size */
  205. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buf size */
  206. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE /* Default load address */
  207. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE /* Start addr for test */
  208. #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_INIT_SP - 0x00020000
  209. #define CONFIG_SYS_HUSH_PARSER
  210. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  211. #endif /* __CONFIG_H */