stxssa.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * (C) Copyright 2005 Embedded Alley Solutions, Inc.
  3. * Dan Malek <dan@embeddedalley.com>
  4. * Copied from STx GP3.
  5. * Updates for Silicon Tx GP3 SSA board.
  6. *
  7. * (C) Copyright 2002,2003 Motorola,Inc.
  8. * Xianghua Xiao <X.Xiao@motorola.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /* mpc8560ads board configuration file */
  29. /* please refer to doc/README.mpc85xx for more info */
  30. /* make sure you change the MAC address and other network params first,
  31. * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
  32. */
  33. #ifndef __CONFIG_H
  34. #define __CONFIG_H
  35. /* High Level Configuration Options */
  36. #define CONFIG_BOOKE 1 /* BOOKE */
  37. #define CONFIG_E500 1 /* BOOKE e500 family */
  38. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  39. #define CONFIG_CPM2 1 /* has CPM2 */
  40. #define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
  41. #define CONFIG_PCI /* PCI ethernet support */
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support*/
  43. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  44. #define CONFIG_ENV_OVERWRITE
  45. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  46. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  47. #undef CONFIG_DDR_DLL /* possible DLL fix needed */
  48. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  49. /* sysclk for MPC85xx
  50. */
  51. #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
  52. /* Blinkin' LEDs for Robert :-)
  53. */
  54. #define CONFIG_SHOW_ACTIVITY 1
  55. /*
  56. * These can be toggled for performance analysis, otherwise use default.
  57. */
  58. #define CONFIG_L2_CACHE /* toggle L2 cache */
  59. #define CONFIG_BTB /* toggle branch predition */
  60. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  61. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  62. #undef CFG_DRAM_TEST /* memory test, takes time */
  63. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  64. #define CFG_MEMTEST_END 0x00400000
  65. /* Localbus connector. There are many options that can be
  66. * connected here, including sdram or lots of flash.
  67. * This address, however, is used to configure a 256M local bus
  68. * window that includes the Config latch below.
  69. */
  70. #define CFG_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
  71. #define CFG_LBC_OPTION_SIZE 256 /* 256MB */
  72. /* There are various flash options used, we configure for the largest,
  73. * which is 64Mbytes. The CFI works fine and will discover the proper
  74. * sizes.
  75. */
  76. #ifdef CONFIG_STXSSA_4M
  77. #define CFG_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
  78. #else
  79. #define CFG_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
  80. #endif
  81. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x1801) /* port size 32bit */
  82. #define CFG_OR0_PRELIM (CFG_FLASH_BASE | 0x0FF7)
  83. #define CFG_FLASH_CFI 1
  84. #define CFG_FLASH_CFI_DRIVER 1
  85. #undef CFG_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
  86. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  87. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  88. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  89. #define CFG_FLASH_PROTECTION
  90. /* The configuration latch is Chip Select 1.
  91. * It's an 8-bit latch in the lower 8 bits of the word.
  92. */
  93. #define CFG_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
  94. #define CFG_BR1_PRELIM 0xFB001801 /* 32-bit port */
  95. #define CFG_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
  96. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  97. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  98. #define CFG_RAMBOOT
  99. #else
  100. #undef CFG_RAMBOOT
  101. #endif
  102. #ifdef CFG_RAMBOOT
  103. #define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
  104. #else
  105. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  106. #endif
  107. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  108. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  109. /*
  110. * DDR Setup
  111. */
  112. /*
  113. * Base addresses -- Note these are effective addresses where the
  114. * actual resources get mapped (not physical addresses)
  115. */
  116. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  117. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  118. #define SPD_EEPROM_ADDRESS 0x54 /* DDR DIMM */
  119. #undef CONFIG_CLOCKS_IN_MHZ
  120. /* local bus definitions */
  121. #define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
  122. #define CFG_OR2_PRELIM 0xfc006901
  123. #define CFG_LBC_LCRR 0x00030004 /* local bus freq */
  124. #define CFG_LBC_LBCR 0x00000000
  125. #define CFG_LBC_LSRT 0x20000000
  126. #define CFG_LBC_MRTPR 0x20000000
  127. #define CFG_LBC_LSDMR_1 0x2861b723
  128. #define CFG_LBC_LSDMR_2 0x0861b723
  129. #define CFG_LBC_LSDMR_3 0x0861b723
  130. #define CFG_LBC_LSDMR_4 0x1861b723
  131. #define CFG_LBC_LSDMR_5 0x4061b723
  132. #define CONFIG_L1_INIT_RAM
  133. #define CFG_INIT_RAM_LOCK 1
  134. #define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
  135. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  136. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  137. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  138. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  139. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  140. #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  141. /* Serial Port */
  142. #define CONFIG_CONS_INDEX 2
  143. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  144. #define CFG_NS16550
  145. #define CFG_NS16550_SERIAL
  146. #define CFG_NS16550_REG_SIZE 1
  147. #define CFG_NS16550_CLK get_bus_freq(0)
  148. #define CFG_BAUDRATE_TABLE \
  149. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  150. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  151. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  152. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  153. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  154. #ifdef CFG_HUSH_PARSER
  155. #define CFG_PROMPT_HUSH_PS2 "> "
  156. #endif
  157. /* I2C */
  158. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  159. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  160. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  161. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  162. #define CFG_I2C_SLAVE 0x7F
  163. #if 0
  164. #define CFG_I2C_NOPROBES {0x00} /* Don't probe these addrs */
  165. #else
  166. /* I did the 'if 0' so we could keep the syntax above if ever needed. */
  167. #undef CFG_I2C_NOPROBES
  168. #endif
  169. #define CFG_I2C_OFFSET 0x3000
  170. /* I2C EEPROM. AT24C32, we keep our environment in here.
  171. */
  172. #define CFG_I2C_EEPROM_ADDR 0x51 /* 1010001x */
  173. #define CFG_I2C_EEPROM_ADDR_LEN 2
  174. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  175. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  176. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  177. /*
  178. * Standard 8555 PCI mapping.
  179. * Addresses are mapped 1-1.
  180. */
  181. #define CFG_PCI1_MEM_BASE 0x80000000
  182. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  183. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  184. #define CFG_PCI1_IO_BASE 0x00000000
  185. #define CFG_PCI1_IO_PHYS 0xe2000000
  186. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
  187. #define CFG_PCI2_MEM_BASE 0xa0000000
  188. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  189. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  190. #define CFG_PCI2_IO_BASE 0x00000000
  191. #define CFG_PCI2_IO_PHYS 0xe3000000
  192. #define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
  193. #if defined(CONFIG_PCI) /* PCI Ethernet card */
  194. #define CONFIG_NET_MULTI
  195. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  196. #define CONFIG_EEPRO100
  197. #define CONFIG_TULIP
  198. #if !defined(CONFIG_PCI_PNP)
  199. #define PCI_ENET0_IOADDR 0xe0000000
  200. #define PCI_ENET0_MEMADDR 0xe0000000
  201. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  202. #endif
  203. #define CONFIG_PCI_SCAN_SHOW
  204. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  205. #endif /* CONFIG_PCI */
  206. #if defined(CONFIG_TSEC_ENET)
  207. #ifndef CONFIG_NET_MULTI
  208. #define CONFIG_NET_MULTI 1
  209. #endif
  210. #define CONFIG_MII 1 /* MII PHY management */
  211. #define CONFIG_TSEC1 1
  212. #define CONFIG_TSEC1_NAME "TSEC0"
  213. #define CONFIG_TSEC2 1
  214. #define CONFIG_TSEC2_NAME "TSEC1"
  215. #define TSEC1_PHY_ADDR 2
  216. #define TSEC2_PHY_ADDR 4
  217. #define TSEC1_PHYIDX 0
  218. #define TSEC2_PHYIDX 0
  219. #define TSEC1_FLAGS TSEC_GIGABIT
  220. #define TSEC2_FLAGS TSEC_GIGABIT
  221. #define CONFIG_ETHPRIME "TSEC0"
  222. #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
  223. #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
  224. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  225. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  226. #if (CONFIG_ETHER_INDEX == 2)
  227. /*
  228. * - Rx-CLK is CLK13
  229. * - Tx-CLK is CLK14
  230. * - Select bus for bd/buffers
  231. * - Full duplex
  232. */
  233. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  234. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  235. #define CFG_CPMFCR_RAMTYPE 0
  236. #if 0
  237. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  238. #else
  239. #define CFG_FCC_PSMR 0
  240. #endif
  241. #define FETH2_RST 0x01
  242. #elif (CONFIG_ETHER_INDEX == 3)
  243. /* need more definitions here for FE3 */
  244. #define FETH3_RST 0x80
  245. #endif /* CONFIG_ETHER_INDEX */
  246. /* MDIO is done through the TSEC0 control.
  247. */
  248. #define CONFIG_MII /* MII PHY management */
  249. #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
  250. #endif
  251. /* Environment - default config is in flash, see below */
  252. #if 0 /* in EEPROM */
  253. # define CFG_ENV_IS_IN_EEPROM 1
  254. # define CFG_ENV_OFFSET 0
  255. # define CFG_ENV_SIZE 2048
  256. #else /* in flash */
  257. # define CFG_ENV_IS_IN_FLASH 1
  258. # ifdef CONFIG_STXSSA_4M
  259. # define CFG_ENV_SECT_SIZE 0x20000
  260. # else /* default configuration - 64 MiB flash */
  261. # define CFG_ENV_SECT_SIZE 0x40000
  262. # endif
  263. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  264. # define CFG_ENV_SIZE 0x4000
  265. # define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  266. # define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  267. #endif
  268. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  269. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  270. #define CONFIG_TIMESTAMP /* Print image info with ts */
  271. /*
  272. * BOOTP options
  273. */
  274. #define CONFIG_BOOTP_BOOTFILESIZE
  275. #define CONFIG_BOOTP_BOOTPATH
  276. #define CONFIG_BOOTP_GATEWAY
  277. #define CONFIG_BOOTP_HOSTNAME
  278. /*
  279. * Command line configuration.
  280. */
  281. #include <config_cmd_default.h>
  282. #define CONFIG_CMD_PING
  283. #define CONFIG_CMD_I2C
  284. #if defined(CONFIG_PCI)
  285. #define CONFIG_CMD_PCI
  286. #endif
  287. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  288. #define CONFIG_CMD_MII
  289. #endif
  290. #if defined(CFG_RAMBOOT)
  291. #undef CONFIG_CMD_ENV
  292. #undef CONFIG_CMD_LOADS
  293. #else
  294. #define CONFIG_CMD_ELF
  295. #endif
  296. #undef CONFIG_WATCHDOG /* watchdog disabled */
  297. /*
  298. * Miscellaneous configurable options
  299. */
  300. #define CFG_LONGHELP /* undef to save memory */
  301. #define CFG_PROMPT "SSA=> " /* Monitor Command Prompt */
  302. #if defined(CONFIG_CMD_KGDB)
  303. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  304. #else
  305. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  306. #endif
  307. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  308. #define CFG_MAXARGS 16 /* max number of command args */
  309. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  310. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  311. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  312. /*
  313. * For booting Linux, the board info and command line data
  314. * have to be in the first 8 MB of memory, since this is
  315. * the maximum mapped by the Linux kernel during initialization.
  316. */
  317. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  318. /* Cache Configuration */
  319. #define CFG_DCACHE_SIZE 32768
  320. #define CFG_CACHELINE_SIZE 32
  321. #if defined(CONFIG_CMD_KGDB)
  322. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  323. #endif
  324. /*
  325. * Internal Definitions
  326. *
  327. * Boot Flags
  328. */
  329. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  330. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  331. #if defined(CONFIG_CMD_KGDB)
  332. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  333. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  334. #endif
  335. /*Note: change below for your network setting!!! */
  336. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  337. #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
  338. #define CONFIG_HAS_ETH1
  339. #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
  340. #define CONFIG_HAS_ETH2
  341. #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
  342. #endif
  343. /*
  344. * Environment in EEPROM is compatible with different flash sector sizes,
  345. * but only little space is available, so we use a very simple setup.
  346. * With environment in flash, we use a more powerful default configuration.
  347. */
  348. #ifdef CFG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
  349. #define CONFIG_BAUDRATE 38400
  350. #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
  351. #define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
  352. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
  353. #define CONFIG_SERVERIP 192.168.85.1
  354. #define CONFIG_IPADDR 192.168.85.60
  355. #define CONFIG_GATEWAYIP 192.168.85.1
  356. #define CONFIG_NETMASK 255.255.255.0
  357. #define CONFIG_HOSTNAME STX_SSA
  358. #define CONFIG_ROOTPATH /gppproot
  359. #define CONFIG_BOOTFILE uImage
  360. #define CONFIG_LOADADDR 0x1000000
  361. #else /* ENV IS IN FLASH -- use a full-blown envionment */
  362. #define CONFIG_BAUDRATE 115200
  363. #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
  364. #define CONFIG_PREBOOT "echo;" \
  365. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  366. "echo"
  367. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  368. #define CONFIG_EXTRA_ENV_SETTINGS \
  369. "hostname=gp3ssa\0" \
  370. "bootfile=/tftpboot/gp3ssa/uImage\0" \
  371. "loadaddr=400000\0" \
  372. "netdev=eth0\0" \
  373. "consdev=ttyS1\0" \
  374. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  375. "nfsroot=$serverip:$rootpath\0" \
  376. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  377. "addip=setenv bootargs $bootargs " \
  378. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  379. ":$hostname:$netdev:off panic=1\0" \
  380. "addcons=setenv bootargs $bootargs " \
  381. "console=$consdev,$baudrate\0" \
  382. "flash_nfs=run nfsargs addip addcons;" \
  383. "bootm $kernel_addr\0" \
  384. "flash_self=run ramargs addip addcons;" \
  385. "bootm $kernel_addr $ramdisk_addr\0" \
  386. "net_nfs=tftp $loadaddr $bootfile;" \
  387. "run nfsargs addip addcons;bootm\0" \
  388. "rootpath=/opt/eldk/ppc_85xx\0" \
  389. "kernel_addr=FC000000\0" \
  390. "ramdisk_addr=FC200000\0" \
  391. ""
  392. #define CONFIG_BOOTCOMMAND "run flash_self"
  393. #endif /* CFG_ENV_IS_IN_EEPROM */
  394. #endif /* __CONFIG_H */