stxgp3.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * (C) Copyright 2003 Embedded Edge, LLC
  3. * Dan Malek <dan@embeddededge.com>
  4. * Copied from ADS85xx.
  5. * Updates for Silicon Tx GP3 8560 board.
  6. *
  7. * (C) Copyright 2002,2003 Motorola,Inc.
  8. * Xianghua Xiao <X.Xiao@motorola.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /* mpc8560ads board configuration file */
  29. /* please refer to doc/README.mpc85xx for more info */
  30. /* make sure you change the MAC address and other network params first,
  31. * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
  32. */
  33. #ifndef __CONFIG_H
  34. #define __CONFIG_H
  35. /* High Level Configuration Options */
  36. #define CONFIG_BOOKE 1 /* BOOKE */
  37. #define CONFIG_E500 1 /* BOOKE e500 family */
  38. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  39. #define CONFIG_CPM2 1 /* has CPM2 */
  40. #define CONFIG_STXGP3 1 /* Silicon Tx GPPP board specific*/
  41. #undef CONFIG_PCI /* pci ethernet support */
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support*/
  43. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  44. #define CONFIG_ENV_OVERWRITE
  45. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  46. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  47. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  48. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  49. /* sysclk for MPC85xx
  50. */
  51. #define CONFIG_SYS_CLK_FREQ 33333333 /* most pci cards are 33Mhz */
  52. /* Blinkin' LEDs for Robert :-)
  53. */
  54. #define CONFIG_SHOW_ACTIVITY 1
  55. /*
  56. * These can be toggled for performance analysis, otherwise use default.
  57. */
  58. #define CONFIG_L2_CACHE /* toggle L2 cache */
  59. #define CONFIG_BTB /* toggle branch predition */
  60. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  61. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  62. #undef CFG_DRAM_TEST /* memory test, takes time */
  63. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  64. #define CFG_MEMTEST_END 0x00400000
  65. /* Localbus SDRAM is an option, not all boards have it.
  66. * This address, however, is used to configure a 256M local bus
  67. * window that includes the Config latch below.
  68. */
  69. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  70. #define CFG_LBC_SDRAM_SIZE 256 /* LBC SDRAM is 64MB */
  71. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  72. #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
  73. #define CFG_OR0_PRELIM 0xff000ff7 /* 16 MB Flash */
  74. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  75. #define CFG_MAX_FLASH_SECT 136 /* sectors per device */
  76. #undef CFG_FLASH_CHECKSUM
  77. #define CFG_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms) */
  78. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  79. /* The configuration latch is Chip Select 1.
  80. * It's an 8-bit latch in the lower 8 bits of the word.
  81. */
  82. #define CFG_BR1_PRELIM 0xfc001801 /* 32-bit port */
  83. #define CFG_OR1_PRELIM 0xffff0ff7 /* 64K is enough */
  84. #define CFG_LBC_LCLDEVS_BASE 0xfc000000 /* Base of localbus devices */
  85. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  86. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  87. #define CFG_RAMBOOT
  88. #else
  89. #undef CFG_RAMBOOT
  90. #endif
  91. #ifdef CFG_RAMBOOT
  92. #define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
  93. #else
  94. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  95. #endif
  96. #define CFG_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
  97. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  98. /*
  99. * DDR Setup
  100. */
  101. /*
  102. * Base addresses -- Note these are effective addresses where the
  103. * actual resources get mapped (not physical addresses)
  104. */
  105. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  106. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  107. #define SPD_EEPROM_ADDRESS 0x54 /* DDR DIMM */
  108. #undef CONFIG_CLOCKS_IN_MHZ
  109. /* local bus definitions */
  110. #define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
  111. #define CFG_OR2_PRELIM 0xfc006901
  112. #define CFG_LBC_LCRR 0x00030004 /* local bus freq */
  113. #define CFG_LBC_LBCR 0x00000000
  114. #define CFG_LBC_LSRT 0x20000000
  115. #define CFG_LBC_MRTPR 0x20000000
  116. #define CFG_LBC_LSDMR_1 0x2861b723
  117. #define CFG_LBC_LSDMR_2 0x0861b723
  118. #define CFG_LBC_LSDMR_3 0x0861b723
  119. #define CFG_LBC_LSDMR_4 0x1861b723
  120. #define CFG_LBC_LSDMR_5 0x4061b723
  121. #define CONFIG_L1_INIT_RAM
  122. #define CFG_INIT_RAM_LOCK 1
  123. #define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
  124. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  125. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  126. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  127. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  128. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  129. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  130. /* Serial Port */
  131. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  132. #undef CONFIG_CONS_NONE /* define if console on something else */
  133. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  134. #define CONFIG_BAUDRATE 38400
  135. #define CFG_BAUDRATE_TABLE \
  136. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  137. /* Use the HUSH parser */
  138. #define CFG_HUSH_PARSER
  139. #ifdef CFG_HUSH_PARSER
  140. #define CFG_PROMPT_HUSH_PS2 "> "
  141. #endif
  142. /*
  143. * I2C
  144. */
  145. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  146. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  147. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  148. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  149. #define CFG_I2C_SLAVE 0x7F
  150. #if 0
  151. #define CFG_I2C_NOPROBES {0x00} /* Don't probe these addrs */
  152. #else
  153. /* I did the 'if 0' so we could keep the syntax above if ever needed. */
  154. #undef CFG_I2C_NOPROBES
  155. #endif
  156. #define CFG_I2C_OFFSET 0x3000
  157. /* RapdIO Map configuration, mapped 1:1.
  158. */
  159. #define CFG_RIO_MEM_BASE 0xc0000000
  160. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  161. #define CFG_RIO_MEM_SIZE 0x200000000 /* 512 M */
  162. /* Standard 8560 PCI addressing, mapped 1:1.
  163. */
  164. #define CFG_PCI1_MEM_BASE 0x80000000
  165. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  166. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  167. #define CFG_PCI1_IO_BASE 0xe2000000
  168. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  169. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16 M */
  170. #if defined(CONFIG_PCI) /* PCI Ethernet card */
  171. #define CONFIG_NET_MULTI
  172. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  173. #undef CONFIG_EEPRO100
  174. #undef CONFIG_TULIP
  175. #if !defined(CONFIG_PCI_PNP)
  176. #define PCI_ENET0_IOADDR 0xe0000000
  177. #define PCI_ENET0_MEMADDR 0xe0000000
  178. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  179. #endif
  180. #undef CONFIG_PCI_SCAN_SHOW
  181. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  182. #endif /* CONFIG_PCI */
  183. #if defined(CONFIG_TSEC_ENET)
  184. #ifndef CONFIG_NET_MULTI
  185. #define CONFIG_NET_MULTI 1
  186. #endif
  187. #define CONFIG_MII 1 /* MII PHY management */
  188. #define CONFIG_TSEC1 1
  189. #define CONFIG_TSEC1_NAME "TSEC0"
  190. #define CONFIG_TSEC2 1
  191. #define CONFIG_TSEC2_NAME "TSEC1"
  192. #define TSEC1_PHY_ADDR 2
  193. #define TSEC2_PHY_ADDR 4
  194. #define TSEC1_PHYIDX 0
  195. #define TSEC2_PHYIDX 0
  196. #define TSEC1_FLAGS TSEC_GIGABIT
  197. #define TSEC2_FLAGS TSEC_GIGABIT
  198. #define CONFIG_ETHPRIME "TSEC0"
  199. #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
  200. #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
  201. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  202. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  203. #if (CONFIG_ETHER_INDEX == 2)
  204. /*
  205. * - Rx-CLK is CLK13
  206. * - Tx-CLK is CLK14
  207. * - Select bus for bd/buffers
  208. * - Full duplex
  209. */
  210. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  211. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  212. #define CFG_CPMFCR_RAMTYPE 0
  213. #if 0
  214. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  215. #else
  216. #define CFG_FCC_PSMR 0
  217. #endif
  218. #define FETH2_RST 0x01
  219. #elif (CONFIG_ETHER_INDEX == 3)
  220. /* need more definitions here for FE3 */
  221. #define FETH3_RST 0x80
  222. #endif /* CONFIG_ETHER_INDEX */
  223. /* MDIO is done through the TSEC0 control.
  224. */
  225. #define CONFIG_MII /* MII PHY management */
  226. #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
  227. #endif
  228. /* Environment */
  229. /* We use the top boot sector flash, so we have some 16K sectors for env
  230. */
  231. #ifndef CFG_RAMBOOT
  232. #define CFG_ENV_IS_IN_FLASH 1
  233. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x60000)
  234. #define CFG_ENV_SECT_SIZE 0x4000 /* 16K (one top sector) for env */
  235. #define CFG_ENV_SIZE 0x2000
  236. #else
  237. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  238. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  239. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  240. #define CFG_ENV_SIZE 0x2000
  241. #endif
  242. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,38400"
  243. #define CONFIG_BOOTCOMMAND "bootm 0xff000000 0xff100000"
  244. #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
  245. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  246. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  247. /*
  248. * BOOTP options
  249. */
  250. #define CONFIG_BOOTP_BOOTFILESIZE
  251. #define CONFIG_BOOTP_BOOTPATH
  252. #define CONFIG_BOOTP_GATEWAY
  253. #define CONFIG_BOOTP_HOSTNAME
  254. /*
  255. * Command line configuration.
  256. */
  257. #include <config_cmd_default.h>
  258. #define CONFIG_CMD_PING
  259. #define CONFIG_CMD_I2C
  260. #if defined(CFG_RAMBOOT)
  261. #undef CONFIG_CMD_ENV
  262. #undef CONFIG_CMD_LOADS
  263. #else
  264. #define CONFIG_CMD_ELF
  265. #endif
  266. #if defined(CONFIG_PCI)
  267. #define CONFIG_CMD_PCI
  268. #endif
  269. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  270. #define CONFIG_CMD_MII
  271. #endif
  272. #undef CONFIG_WATCHDOG /* watchdog disabled */
  273. /*
  274. * Miscellaneous configurable options
  275. */
  276. #define CFG_LONGHELP /* undef to save memory */
  277. #define CFG_PROMPT "GPPP=> " /* Monitor Command Prompt */
  278. #if defined(CONFIG_CMD_KGDB)
  279. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  280. #else
  281. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  282. #endif
  283. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  284. #define CFG_MAXARGS 16 /* max number of command args */
  285. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  286. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  287. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  288. /*
  289. * For booting Linux, the board info and command line data
  290. * have to be in the first 8 MB of memory, since this is
  291. * the maximum mapped by the Linux kernel during initialization.
  292. */
  293. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  294. /* Cache Configuration */
  295. #define CFG_DCACHE_SIZE 32768
  296. #define CFG_CACHELINE_SIZE 32
  297. #if defined(CONFIG_CMD_KGDB)
  298. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  299. #endif
  300. /*
  301. * Internal Definitions
  302. *
  303. * Boot Flags
  304. */
  305. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  306. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  307. #if defined(CONFIG_CMD_KGDB)
  308. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  309. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  310. #endif
  311. /*Note: change below for your network setting!!! */
  312. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  313. #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
  314. #define CONFIG_HAS_ETH1
  315. #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
  316. #define CONFIG_HAS_ETH2
  317. #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
  318. #endif
  319. #define CONFIG_SERVERIP 192.168.85.1
  320. #define CONFIG_IPADDR 192.168.85.60
  321. #define CONFIG_GATEWAYIP 192.168.85.1
  322. #define CONFIG_NETMASK 255.255.255.0
  323. #define CONFIG_HOSTNAME STX_GP3
  324. #define CONFIG_ROOTPATH /gppproot
  325. #define CONFIG_BOOTFILE uImage
  326. #define CONFIG_LOADADDR 0x1000000
  327. #endif /* __CONFIG_H */