start.S 23 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. * Copyright (C) 2003 Motorola,Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
  24. *
  25. * The processor starts at 0xfffffffc and the code is first executed in the
  26. * last 4K page(0xfffff000-0xffffffff) in flash/rom.
  27. *
  28. */
  29. #include <config.h>
  30. #include <mpc85xx.h>
  31. #include <version.h>
  32. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  33. #include <ppc_asm.tmpl>
  34. #include <ppc_defs.h>
  35. #include <asm/cache.h>
  36. #include <asm/mmu.h>
  37. #ifndef CONFIG_IDENT_STRING
  38. #define CONFIG_IDENT_STRING ""
  39. #endif
  40. #undef MSR_KERNEL
  41. #define MSR_KERNEL ( MSR_ME ) /* Machine Check */
  42. /*
  43. * Set up GOT: Global Offset Table
  44. *
  45. * Use r14 to access the GOT
  46. */
  47. START_GOT
  48. GOT_ENTRY(_GOT2_TABLE_)
  49. GOT_ENTRY(_FIXUP_TABLE_)
  50. GOT_ENTRY(_start)
  51. GOT_ENTRY(_start_of_vectors)
  52. GOT_ENTRY(_end_of_vectors)
  53. GOT_ENTRY(transfer_to_handler)
  54. GOT_ENTRY(__init_end)
  55. GOT_ENTRY(_end)
  56. GOT_ENTRY(__bss_start)
  57. END_GOT
  58. /*
  59. * e500 Startup -- after reset only the last 4KB of the effective
  60. * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
  61. * section is located at THIS LAST page and basically does three
  62. * things: clear some registers, set up exception tables and
  63. * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
  64. * continue the boot procedure.
  65. * Once the boot rom is mapped by TLB entries we can proceed
  66. * with normal startup.
  67. *
  68. */
  69. .section .bootpg,"ax"
  70. .globl _start_e500
  71. _start_e500:
  72. /* clear registers/arrays not reset by hardware */
  73. /* L1 */
  74. li r0,2
  75. mtspr L1CSR0,r0 /* invalidate d-cache */
  76. mtspr L1CSR1,r0 /* invalidate i-cache */
  77. mfspr r1,DBSR
  78. mtspr DBSR,r1 /* Clear all valid bits */
  79. /*
  80. * Enable L1 Caches early
  81. *
  82. */
  83. lis r2,L1CSR0_CPE@H /* enable parity */
  84. ori r2,r2,L1CSR0_DCE
  85. mtspr L1CSR0,r2 /* enable L1 Dcache */
  86. isync
  87. mtspr L1CSR1,r2 /* enable L1 Icache */
  88. isync
  89. msync
  90. /* Setup interrupt vectors */
  91. lis r1,TEXT_BASE@h
  92. mtspr IVPR,r1
  93. li r1,0x0100
  94. mtspr IVOR0,r1 /* 0: Critical input */
  95. li r1,0x0200
  96. mtspr IVOR1,r1 /* 1: Machine check */
  97. li r1,0x0300
  98. mtspr IVOR2,r1 /* 2: Data storage */
  99. li r1,0x0400
  100. mtspr IVOR3,r1 /* 3: Instruction storage */
  101. li r1,0x0500
  102. mtspr IVOR4,r1 /* 4: External interrupt */
  103. li r1,0x0600
  104. mtspr IVOR5,r1 /* 5: Alignment */
  105. li r1,0x0700
  106. mtspr IVOR6,r1 /* 6: Program check */
  107. li r1,0x0800
  108. mtspr IVOR7,r1 /* 7: floating point unavailable */
  109. li r1,0x0900
  110. mtspr IVOR8,r1 /* 8: System call */
  111. /* 9: Auxiliary processor unavailable(unsupported) */
  112. li r1,0x0a00
  113. mtspr IVOR10,r1 /* 10: Decrementer */
  114. li r1,0x0b00
  115. mtspr IVOR11,r1 /* 11: Interval timer */
  116. li r1,0x0c00
  117. mtspr IVOR12,r1 /* 12: Watchdog timer */
  118. li r1,0x0d00
  119. mtspr IVOR13,r1 /* 13: Data TLB error */
  120. li r1,0x0e00
  121. mtspr IVOR14,r1 /* 14: Instruction TLB error */
  122. li r1,0x0f00
  123. mtspr IVOR15,r1 /* 15: Debug */
  124. /*
  125. * After reset, CCSRBAR is located at CFG_CCSRBAR_DEFAULT, i.e.
  126. * 0xff700000-0xff800000. We need add a TLB1 entry for this 1MB
  127. * region before we can access any CCSR registers such as L2
  128. * registers, Local Access Registers,etc. We will also re-allocate
  129. * CFG_CCSRBAR_DEFAULT to CFG_CCSRBAR immediately after TLB1 setup.
  130. *
  131. * Please refer to board-specif directory for TLB1 entry configuration.
  132. * (e.g. board/<yourboard>/init.S)
  133. *
  134. */
  135. bl tlb1_entry
  136. mr r5,r0
  137. lwzu r4,0(r5) /* how many TLB1 entries we actually use */
  138. mtctr r4
  139. 0: lwzu r6,4(r5)
  140. lwzu r7,4(r5)
  141. lwzu r8,4(r5)
  142. lwzu r9,4(r5)
  143. mtspr MAS0,r6
  144. mtspr MAS1,r7
  145. mtspr MAS2,r8
  146. mtspr MAS3,r9
  147. isync
  148. msync
  149. tlbwe
  150. isync
  151. bdnz 0b
  152. 1:
  153. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  154. /* Special sequence needed to update CCSRBAR itself */
  155. lis r4,CFG_CCSRBAR_DEFAULT@h
  156. ori r4,r4,CFG_CCSRBAR_DEFAULT@l
  157. lis r5,CFG_CCSRBAR@h
  158. ori r5,r5,CFG_CCSRBAR@l
  159. srwi r6,r5,12
  160. stw r6,0(r4)
  161. isync
  162. lis r5,0xffff
  163. ori r5,r5,0xf000
  164. lwz r5,0(r5)
  165. isync
  166. lis r3,CFG_CCSRBAR@h
  167. lwz r5,CFG_CCSRBAR@l(r3)
  168. isync
  169. #endif
  170. /* set up local access windows, defined at board/<boardname>/init.S */
  171. lis r7,CFG_CCSRBAR@h
  172. ori r7,r7,CFG_CCSRBAR@l
  173. bl law_entry
  174. mr r6,r0
  175. lwzu r5,0(r6) /* how many windows we actually use */
  176. mtctr r5
  177. li r2,0x0c28 /* the first pair is reserved for */
  178. li r1,0x0c30 /* boot-over-rio-or-pci */
  179. 0: lwzu r4,4(r6)
  180. lwzu r3,4(r6)
  181. stwx r4,r7,r2
  182. stwx r3,r7,r1
  183. addi r2,r2,0x0020
  184. addi r1,r1,0x0020
  185. bdnz 0b
  186. /* Clear and set up some registers. */
  187. li r0,0x0000
  188. lis r1,0xffff
  189. mtspr DEC,r0 /* prevent dec exceptions */
  190. mttbl r0 /* prevent fit & wdt exceptions */
  191. mttbu r0
  192. mtspr TSR,r1 /* clear all timer exception status */
  193. mtspr TCR,r0 /* disable all */
  194. mtspr ESR,r0 /* clear exception syndrome register */
  195. mtspr MCSR,r0 /* machine check syndrome register */
  196. mtxer r0 /* clear integer exception register */
  197. lis r1,0x0002 /* set CE bit (Critical Exceptions) */
  198. ori r1,r1,0x1200 /* set ME/DE bit */
  199. mtmsr r1 /* change MSR */
  200. isync
  201. /* Enable Time Base and Select Time Base Clock */
  202. lis r0,HID0_EMCP@h /* Enable machine check */
  203. #if defined(CONFIG_ENABLE_36BIT_PHYS)
  204. ori r0,r0,(HID0_TBEN|HID0_ENMAS7)@l /* Enable Timebase & MAS7 */
  205. #else
  206. ori r0,r0,HID0_TBEN@l /* enable Timebase */
  207. #endif
  208. mtspr HID0,r0
  209. li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  210. mtspr HID1,r0
  211. /* Enable Branch Prediction */
  212. #if defined(CONFIG_BTB)
  213. li r0,0x201 /* BBFI = 1, BPEN = 1 */
  214. mtspr BUCSR,r0
  215. #endif
  216. #if defined(CFG_INIT_DBCR)
  217. lis r1,0xffff
  218. ori r1,r1,0xffff
  219. mtspr DBSR,r1 /* Clear all status bits */
  220. lis r0,CFG_INIT_DBCR@h /* DBCR0[IDM] must be set */
  221. ori r0,r0,CFG_INIT_DBCR@l
  222. mtspr DBCR0,r0
  223. #endif
  224. /* L1 DCache is used for initial RAM */
  225. /* Allocate Initial RAM in data cache.
  226. */
  227. lis r3,CFG_INIT_RAM_ADDR@h
  228. ori r3,r3,CFG_INIT_RAM_ADDR@l
  229. li r2,512 /* 512*32=16K */
  230. mtctr r2
  231. li r0,0
  232. 1:
  233. dcbz r0,r3
  234. dcbtls 0,r0,r3
  235. addi r3,r3,32
  236. bdnz 1b
  237. /* Jump out the last 4K page and continue to 'normal' start */
  238. #ifdef CFG_RAMBOOT
  239. bl 3f
  240. b _start_cont
  241. #else
  242. /* Calculate absolute address in FLASH and jump there */
  243. /*--------------------------------------------------------------*/
  244. lis r3,CFG_MONITOR_BASE@h
  245. ori r3,r3,CFG_MONITOR_BASE@l
  246. addi r3,r3,_start_cont - _start + _START_OFFSET
  247. mtlr r3
  248. #endif
  249. 3: li r0,0
  250. mtspr SRR1,r0 /* Keep things disabled for now */
  251. mflr r1
  252. mtspr SRR0,r1
  253. rfi
  254. isync
  255. .text
  256. .globl _start
  257. _start:
  258. .long 0x27051956 /* U-BOOT Magic Number */
  259. .globl version_string
  260. version_string:
  261. .ascii U_BOOT_VERSION
  262. .ascii " (", __DATE__, " - ", __TIME__, ")"
  263. .ascii CONFIG_IDENT_STRING, "\0"
  264. .align 4
  265. .globl _start_cont
  266. _start_cont:
  267. /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
  268. lis r1,CFG_INIT_RAM_ADDR@h
  269. ori r1,r1,CFG_INIT_SP_OFFSET@l
  270. li r0,0
  271. stwu r0,-4(r1)
  272. stwu r0,-4(r1) /* Terminate call chain */
  273. stwu r1,-8(r1) /* Save back chain and move SP */
  274. lis r0,RESET_VECTOR@h /* Address of reset vector */
  275. ori r0,r0,RESET_VECTOR@l
  276. stwu r1,-8(r1) /* Save back chain and move SP */
  277. stw r0,+12(r1) /* Save return addr (underflow vect) */
  278. GET_GOT
  279. bl cpu_init_f
  280. bl board_init_f
  281. isync
  282. . = EXC_OFF_SYS_RESET
  283. .globl _start_of_vectors
  284. _start_of_vectors:
  285. /* Critical input. */
  286. CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
  287. /* Machine check */
  288. MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  289. /* Data Storage exception. */
  290. STD_EXCEPTION(0x0300, DataStorage, UnknownException)
  291. /* Instruction Storage exception. */
  292. STD_EXCEPTION(0x0400, InstStorage, UnknownException)
  293. /* External Interrupt exception. */
  294. STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
  295. /* Alignment exception. */
  296. . = 0x0600
  297. Alignment:
  298. EXCEPTION_PROLOG(SRR0, SRR1)
  299. mfspr r4,DAR
  300. stw r4,_DAR(r21)
  301. mfspr r5,DSISR
  302. stw r5,_DSISR(r21)
  303. addi r3,r1,STACK_FRAME_OVERHEAD
  304. li r20,MSR_KERNEL
  305. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  306. lwz r6,GOT(transfer_to_handler)
  307. mtlr r6
  308. blrl
  309. .L_Alignment:
  310. .long AlignmentException - _start + _START_OFFSET
  311. .long int_return - _start + _START_OFFSET
  312. /* Program check exception */
  313. . = 0x0700
  314. ProgramCheck:
  315. EXCEPTION_PROLOG(SRR0, SRR1)
  316. addi r3,r1,STACK_FRAME_OVERHEAD
  317. li r20,MSR_KERNEL
  318. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  319. lwz r6,GOT(transfer_to_handler)
  320. mtlr r6
  321. blrl
  322. .L_ProgramCheck:
  323. .long ProgramCheckException - _start + _START_OFFSET
  324. .long int_return - _start + _START_OFFSET
  325. /* No FPU on MPC85xx. This exception is not supposed to happen.
  326. */
  327. STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
  328. . = 0x0900
  329. /*
  330. * r0 - SYSCALL number
  331. * r3-... arguments
  332. */
  333. SystemCall:
  334. addis r11,r0,0 /* get functions table addr */
  335. ori r11,r11,0 /* Note: this code is patched in trap_init */
  336. addis r12,r0,0 /* get number of functions */
  337. ori r12,r12,0
  338. cmplw 0,r0,r12
  339. bge 1f
  340. rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
  341. add r11,r11,r0
  342. lwz r11,0(r11)
  343. li r20,0xd00-4 /* Get stack pointer */
  344. lwz r12,0(r20)
  345. subi r12,r12,12 /* Adjust stack pointer */
  346. li r0,0xc00+_end_back-SystemCall
  347. cmplw 0,r0,r12 /* Check stack overflow */
  348. bgt 1f
  349. stw r12,0(r20)
  350. mflr r0
  351. stw r0,0(r12)
  352. mfspr r0,SRR0
  353. stw r0,4(r12)
  354. mfspr r0,SRR1
  355. stw r0,8(r12)
  356. li r12,0xc00+_back-SystemCall
  357. mtlr r12
  358. mtspr SRR0,r11
  359. 1: SYNC
  360. rfi
  361. _back:
  362. mfmsr r11 /* Disable interrupts */
  363. li r12,0
  364. ori r12,r12,MSR_EE
  365. andc r11,r11,r12
  366. SYNC /* Some chip revs need this... */
  367. mtmsr r11
  368. SYNC
  369. li r12,0xd00-4 /* restore regs */
  370. lwz r12,0(r12)
  371. lwz r11,0(r12)
  372. mtlr r11
  373. lwz r11,4(r12)
  374. mtspr SRR0,r11
  375. lwz r11,8(r12)
  376. mtspr SRR1,r11
  377. addi r12,r12,12 /* Adjust stack pointer */
  378. li r20,0xd00-4
  379. stw r12,0(r20)
  380. SYNC
  381. rfi
  382. _end_back:
  383. STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
  384. STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
  385. STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
  386. STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
  387. STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
  388. CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
  389. .globl _end_of_vectors
  390. _end_of_vectors:
  391. . = . + (0x100 - ( . & 0xff )) /* align for debug */
  392. /*
  393. * This code finishes saving the registers to the exception frame
  394. * and jumps to the appropriate handler for the exception.
  395. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  396. */
  397. .globl transfer_to_handler
  398. transfer_to_handler:
  399. stw r22,_NIP(r21)
  400. lis r22,MSR_POW@h
  401. andc r23,r23,r22
  402. stw r23,_MSR(r21)
  403. SAVE_GPR(7, r21)
  404. SAVE_4GPRS(8, r21)
  405. SAVE_8GPRS(12, r21)
  406. SAVE_8GPRS(24, r21)
  407. mflr r23
  408. andi. r24,r23,0x3f00 /* get vector offset */
  409. stw r24,TRAP(r21)
  410. li r22,0
  411. stw r22,RESULT(r21)
  412. mtspr SPRG2,r22 /* r1 is now kernel sp */
  413. lwz r24,0(r23) /* virtual address of handler */
  414. lwz r23,4(r23) /* where to go when done */
  415. mtspr SRR0,r24
  416. mtspr SRR1,r20
  417. mtlr r23
  418. SYNC
  419. rfi /* jump to handler, enable MMU */
  420. int_return:
  421. mfmsr r28 /* Disable interrupts */
  422. li r4,0
  423. ori r4,r4,MSR_EE
  424. andc r28,r28,r4
  425. SYNC /* Some chip revs need this... */
  426. mtmsr r28
  427. SYNC
  428. lwz r2,_CTR(r1)
  429. lwz r0,_LINK(r1)
  430. mtctr r2
  431. mtlr r0
  432. lwz r2,_XER(r1)
  433. lwz r0,_CCR(r1)
  434. mtspr XER,r2
  435. mtcrf 0xFF,r0
  436. REST_10GPRS(3, r1)
  437. REST_10GPRS(13, r1)
  438. REST_8GPRS(23, r1)
  439. REST_GPR(31, r1)
  440. lwz r2,_NIP(r1) /* Restore environment */
  441. lwz r0,_MSR(r1)
  442. mtspr SRR0,r2
  443. mtspr SRR1,r0
  444. lwz r0,GPR0(r1)
  445. lwz r2,GPR2(r1)
  446. lwz r1,GPR1(r1)
  447. SYNC
  448. rfi
  449. crit_return:
  450. mfmsr r28 /* Disable interrupts */
  451. li r4,0
  452. ori r4,r4,MSR_EE
  453. andc r28,r28,r4
  454. SYNC /* Some chip revs need this... */
  455. mtmsr r28
  456. SYNC
  457. lwz r2,_CTR(r1)
  458. lwz r0,_LINK(r1)
  459. mtctr r2
  460. mtlr r0
  461. lwz r2,_XER(r1)
  462. lwz r0,_CCR(r1)
  463. mtspr XER,r2
  464. mtcrf 0xFF,r0
  465. REST_10GPRS(3, r1)
  466. REST_10GPRS(13, r1)
  467. REST_8GPRS(23, r1)
  468. REST_GPR(31, r1)
  469. lwz r2,_NIP(r1) /* Restore environment */
  470. lwz r0,_MSR(r1)
  471. mtspr SPRN_CSRR0,r2
  472. mtspr SPRN_CSRR1,r0
  473. lwz r0,GPR0(r1)
  474. lwz r2,GPR2(r1)
  475. lwz r1,GPR1(r1)
  476. SYNC
  477. rfci
  478. mck_return:
  479. mfmsr r28 /* Disable interrupts */
  480. li r4,0
  481. ori r4,r4,MSR_EE
  482. andc r28,r28,r4
  483. SYNC /* Some chip revs need this... */
  484. mtmsr r28
  485. SYNC
  486. lwz r2,_CTR(r1)
  487. lwz r0,_LINK(r1)
  488. mtctr r2
  489. mtlr r0
  490. lwz r2,_XER(r1)
  491. lwz r0,_CCR(r1)
  492. mtspr XER,r2
  493. mtcrf 0xFF,r0
  494. REST_10GPRS(3, r1)
  495. REST_10GPRS(13, r1)
  496. REST_8GPRS(23, r1)
  497. REST_GPR(31, r1)
  498. lwz r2,_NIP(r1) /* Restore environment */
  499. lwz r0,_MSR(r1)
  500. mtspr SPRN_MCSRR0,r2
  501. mtspr SPRN_MCSRR1,r0
  502. lwz r0,GPR0(r1)
  503. lwz r2,GPR2(r1)
  504. lwz r1,GPR1(r1)
  505. SYNC
  506. rfmci
  507. /* Cache functions.
  508. */
  509. invalidate_icache:
  510. mfspr r0,L1CSR1
  511. ori r0,r0,L1CSR1_ICFI
  512. msync
  513. isync
  514. mtspr L1CSR1,r0
  515. isync
  516. blr /* entire I cache */
  517. invalidate_dcache:
  518. mfspr r0,L1CSR0
  519. ori r0,r0,L1CSR0_DCFI
  520. msync
  521. isync
  522. mtspr L1CSR0,r0
  523. isync
  524. blr
  525. .globl icache_enable
  526. icache_enable:
  527. mflr r8
  528. bl invalidate_icache
  529. mtlr r8
  530. isync
  531. mfspr r4,L1CSR1
  532. ori r4,r4,0x0001
  533. oris r4,r4,0x0001
  534. mtspr L1CSR1,r4
  535. isync
  536. blr
  537. .globl icache_disable
  538. icache_disable:
  539. mfspr r0,L1CSR1
  540. lis r3,0
  541. ori r3,r3,L1CSR1_ICE
  542. andc r0,r0,r3
  543. mtspr L1CSR1,r0
  544. isync
  545. blr
  546. .globl icache_status
  547. icache_status:
  548. mfspr r3,L1CSR1
  549. andi. r3,r3,L1CSR1_ICE
  550. blr
  551. .globl dcache_enable
  552. dcache_enable:
  553. mflr r8
  554. bl invalidate_dcache
  555. mtlr r8
  556. isync
  557. mfspr r0,L1CSR0
  558. ori r0,r0,0x0001
  559. oris r0,r0,0x0001
  560. msync
  561. isync
  562. mtspr L1CSR0,r0
  563. isync
  564. blr
  565. .globl dcache_disable
  566. dcache_disable:
  567. mfspr r3,L1CSR0
  568. lis r4,0
  569. ori r4,r4,L1CSR0_DCE
  570. andc r3,r3,r4
  571. mtspr L1CSR0,r0
  572. isync
  573. blr
  574. .globl dcache_status
  575. dcache_status:
  576. mfspr r3,L1CSR0
  577. andi. r3,r3,L1CSR0_DCE
  578. blr
  579. .globl get_pir
  580. get_pir:
  581. mfspr r3,PIR
  582. blr
  583. .globl get_pvr
  584. get_pvr:
  585. mfspr r3,PVR
  586. blr
  587. .globl get_svr
  588. get_svr:
  589. mfspr r3,SVR
  590. blr
  591. .globl wr_tcr
  592. wr_tcr:
  593. mtspr TCR,r3
  594. blr
  595. /*------------------------------------------------------------------------------- */
  596. /* Function: in8 */
  597. /* Description: Input 8 bits */
  598. /*------------------------------------------------------------------------------- */
  599. .globl in8
  600. in8:
  601. lbz r3,0x0000(r3)
  602. blr
  603. /*------------------------------------------------------------------------------- */
  604. /* Function: out8 */
  605. /* Description: Output 8 bits */
  606. /*------------------------------------------------------------------------------- */
  607. .globl out8
  608. out8:
  609. stb r4,0x0000(r3)
  610. blr
  611. /*------------------------------------------------------------------------------- */
  612. /* Function: out16 */
  613. /* Description: Output 16 bits */
  614. /*------------------------------------------------------------------------------- */
  615. .globl out16
  616. out16:
  617. sth r4,0x0000(r3)
  618. blr
  619. /*------------------------------------------------------------------------------- */
  620. /* Function: out16r */
  621. /* Description: Byte reverse and output 16 bits */
  622. /*------------------------------------------------------------------------------- */
  623. .globl out16r
  624. out16r:
  625. sthbrx r4,r0,r3
  626. blr
  627. /*------------------------------------------------------------------------------- */
  628. /* Function: out32 */
  629. /* Description: Output 32 bits */
  630. /*------------------------------------------------------------------------------- */
  631. .globl out32
  632. out32:
  633. stw r4,0x0000(r3)
  634. blr
  635. /*------------------------------------------------------------------------------- */
  636. /* Function: out32r */
  637. /* Description: Byte reverse and output 32 bits */
  638. /*------------------------------------------------------------------------------- */
  639. .globl out32r
  640. out32r:
  641. stwbrx r4,r0,r3
  642. blr
  643. /*------------------------------------------------------------------------------- */
  644. /* Function: in16 */
  645. /* Description: Input 16 bits */
  646. /*------------------------------------------------------------------------------- */
  647. .globl in16
  648. in16:
  649. lhz r3,0x0000(r3)
  650. blr
  651. /*------------------------------------------------------------------------------- */
  652. /* Function: in16r */
  653. /* Description: Input 16 bits and byte reverse */
  654. /*------------------------------------------------------------------------------- */
  655. .globl in16r
  656. in16r:
  657. lhbrx r3,r0,r3
  658. blr
  659. /*------------------------------------------------------------------------------- */
  660. /* Function: in32 */
  661. /* Description: Input 32 bits */
  662. /*------------------------------------------------------------------------------- */
  663. .globl in32
  664. in32:
  665. lwz 3,0x0000(3)
  666. blr
  667. /*------------------------------------------------------------------------------- */
  668. /* Function: in32r */
  669. /* Description: Input 32 bits and byte reverse */
  670. /*------------------------------------------------------------------------------- */
  671. .globl in32r
  672. in32r:
  673. lwbrx r3,r0,r3
  674. blr
  675. /*------------------------------------------------------------------------------- */
  676. /* Function: ppcDcbf */
  677. /* Description: Data Cache block flush */
  678. /* Input: r3 = effective address */
  679. /* Output: none. */
  680. /*------------------------------------------------------------------------------- */
  681. .globl ppcDcbf
  682. ppcDcbf:
  683. dcbf r0,r3
  684. blr
  685. /*------------------------------------------------------------------------------- */
  686. /* Function: ppcDcbi */
  687. /* Description: Data Cache block Invalidate */
  688. /* Input: r3 = effective address */
  689. /* Output: none. */
  690. /*------------------------------------------------------------------------------- */
  691. .globl ppcDcbi
  692. ppcDcbi:
  693. dcbi r0,r3
  694. blr
  695. /*--------------------------------------------------------------------------
  696. * Function: ppcDcbz
  697. * Description: Data Cache block zero.
  698. * Input: r3 = effective address
  699. * Output: none.
  700. *-------------------------------------------------------------------------- */
  701. .globl ppcDcbz
  702. ppcDcbz:
  703. dcbz r0,r3
  704. blr
  705. /*------------------------------------------------------------------------------- */
  706. /* Function: ppcSync */
  707. /* Description: Processor Synchronize */
  708. /* Input: none. */
  709. /* Output: none. */
  710. /*------------------------------------------------------------------------------- */
  711. .globl ppcSync
  712. ppcSync:
  713. sync
  714. blr
  715. /*------------------------------------------------------------------------------*/
  716. /*
  717. * void relocate_code (addr_sp, gd, addr_moni)
  718. *
  719. * This "function" does not return, instead it continues in RAM
  720. * after relocating the monitor code.
  721. *
  722. * r3 = dest
  723. * r4 = src
  724. * r5 = length in bytes
  725. * r6 = cachelinesize
  726. */
  727. .globl relocate_code
  728. relocate_code:
  729. mr r1,r3 /* Set new stack pointer */
  730. mr r9,r4 /* Save copy of Init Data pointer */
  731. mr r10,r5 /* Save copy of Destination Address */
  732. mr r3,r5 /* Destination Address */
  733. lis r4,CFG_MONITOR_BASE@h /* Source Address */
  734. ori r4,r4,CFG_MONITOR_BASE@l
  735. lwz r5,GOT(__init_end)
  736. sub r5,r5,r4
  737. li r6,CFG_CACHELINE_SIZE /* Cache Line Size */
  738. /*
  739. * Fix GOT pointer:
  740. *
  741. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  742. *
  743. * Offset:
  744. */
  745. sub r15,r10,r4
  746. /* First our own GOT */
  747. add r14,r14,r15
  748. /* the the one used by the C code */
  749. add r30,r30,r15
  750. /*
  751. * Now relocate code
  752. */
  753. cmplw cr1,r3,r4
  754. addi r0,r5,3
  755. srwi. r0,r0,2
  756. beq cr1,4f /* In place copy is not necessary */
  757. beq 7f /* Protect against 0 count */
  758. mtctr r0
  759. bge cr1,2f
  760. la r8,-4(r4)
  761. la r7,-4(r3)
  762. 1: lwzu r0,4(r8)
  763. stwu r0,4(r7)
  764. bdnz 1b
  765. b 4f
  766. 2: slwi r0,r0,2
  767. add r8,r4,r0
  768. add r7,r3,r0
  769. 3: lwzu r0,-4(r8)
  770. stwu r0,-4(r7)
  771. bdnz 3b
  772. /*
  773. * Now flush the cache: note that we must start from a cache aligned
  774. * address. Otherwise we might miss one cache line.
  775. */
  776. 4: cmpwi r6,0
  777. add r5,r3,r5
  778. beq 7f /* Always flush prefetch queue in any case */
  779. subi r0,r6,1
  780. andc r3,r3,r0
  781. mr r4,r3
  782. 5: dcbst 0,r4
  783. add r4,r4,r6
  784. cmplw r4,r5
  785. blt 5b
  786. sync /* Wait for all dcbst to complete on bus */
  787. mr r4,r3
  788. 6: icbi 0,r4
  789. add r4,r4,r6
  790. cmplw r4,r5
  791. blt 6b
  792. 7: sync /* Wait for all icbi to complete on bus */
  793. isync
  794. /*
  795. * Re-point the IVPR at RAM
  796. */
  797. mtspr IVPR,r10
  798. /*
  799. * We are done. Do not return, instead branch to second part of board
  800. * initialization, now running from RAM.
  801. */
  802. addi r0,r10,in_ram - _start + _START_OFFSET
  803. mtlr r0
  804. blr /* NEVER RETURNS! */
  805. .globl in_ram
  806. in_ram:
  807. /*
  808. * Relocation Function, r14 point to got2+0x8000
  809. *
  810. * Adjust got2 pointers, no need to check for 0, this code
  811. * already puts a few entries in the table.
  812. */
  813. li r0,__got2_entries@sectoff@l
  814. la r3,GOT(_GOT2_TABLE_)
  815. lwz r11,GOT(_GOT2_TABLE_)
  816. mtctr r0
  817. sub r11,r3,r11
  818. addi r3,r3,-4
  819. 1: lwzu r0,4(r3)
  820. add r0,r0,r11
  821. stw r0,0(r3)
  822. bdnz 1b
  823. /*
  824. * Now adjust the fixups and the pointers to the fixups
  825. * in case we need to move ourselves again.
  826. */
  827. 2: li r0,__fixup_entries@sectoff@l
  828. lwz r3,GOT(_FIXUP_TABLE_)
  829. cmpwi r0,0
  830. mtctr r0
  831. addi r3,r3,-4
  832. beq 4f
  833. 3: lwzu r4,4(r3)
  834. lwzux r0,r4,r11
  835. add r0,r0,r11
  836. stw r10,0(r3)
  837. stw r0,0(r4)
  838. bdnz 3b
  839. 4:
  840. clear_bss:
  841. /*
  842. * Now clear BSS segment
  843. */
  844. lwz r3,GOT(__bss_start)
  845. lwz r4,GOT(_end)
  846. cmplw 0,r3,r4
  847. beq 6f
  848. li r0,0
  849. 5:
  850. stw r0,0(r3)
  851. addi r3,r3,4
  852. cmplw 0,r3,r4
  853. bne 5b
  854. 6:
  855. mr r3,r9 /* Init Data pointer */
  856. mr r4,r10 /* Destination Address */
  857. bl board_init_r
  858. /*
  859. * Copy exception vector code to low memory
  860. *
  861. * r3: dest_addr
  862. * r7: source address, r8: end address, r9: target address
  863. */
  864. .globl trap_init
  865. trap_init:
  866. lwz r7,GOT(_start_of_vectors)
  867. lwz r8,GOT(_end_of_vectors)
  868. li r9,0x100 /* reset vector always at 0x100 */
  869. cmplw 0,r7,r8
  870. bgelr /* return if r7>=r8 - just in case */
  871. mflr r4 /* save link register */
  872. 1:
  873. lwz r0,0(r7)
  874. stw r0,0(r9)
  875. addi r7,r7,4
  876. addi r9,r9,4
  877. cmplw 0,r7,r8
  878. bne 1b
  879. /*
  880. * relocate `hdlr' and `int_return' entries
  881. */
  882. li r7,.L_CriticalInput - _start + _START_OFFSET
  883. bl trap_reloc
  884. li r7,.L_MachineCheck - _start + _START_OFFSET
  885. bl trap_reloc
  886. li r7,.L_DataStorage - _start + _START_OFFSET
  887. bl trap_reloc
  888. li r7,.L_InstStorage - _start + _START_OFFSET
  889. bl trap_reloc
  890. li r7,.L_ExtInterrupt - _start + _START_OFFSET
  891. bl trap_reloc
  892. li r7,.L_Alignment - _start + _START_OFFSET
  893. bl trap_reloc
  894. li r7,.L_ProgramCheck - _start + _START_OFFSET
  895. bl trap_reloc
  896. li r7,.L_FPUnavailable - _start + _START_OFFSET
  897. bl trap_reloc
  898. li r7,.L_Decrementer - _start + _START_OFFSET
  899. bl trap_reloc
  900. li r7,.L_IntervalTimer - _start + _START_OFFSET
  901. li r8,_end_of_vectors - _start + _START_OFFSET
  902. 2:
  903. bl trap_reloc
  904. addi r7,r7,0x100 /* next exception vector */
  905. cmplw 0,r7,r8
  906. blt 2b
  907. lis r7,0x0
  908. mtspr IVPR,r7
  909. mtlr r4 /* restore link register */
  910. blr
  911. /*
  912. * Function: relocate entries for one exception vector
  913. */
  914. trap_reloc:
  915. lwz r0,0(r7) /* hdlr ... */
  916. add r0,r0,r3 /* ... += dest_addr */
  917. stw r0,0(r7)
  918. lwz r0,4(r7) /* int_return ... */
  919. add r0,r0,r3 /* ... += dest_addr */
  920. stw r0,4(r7)
  921. blr
  922. #ifdef CFG_INIT_RAM_LOCK
  923. .globl unlock_ram_in_cache
  924. unlock_ram_in_cache:
  925. /* invalidate the INIT_RAM section */
  926. lis r3,(CFG_INIT_RAM_ADDR & ~31)@h
  927. ori r3,r3,(CFG_INIT_RAM_ADDR & ~31)@l
  928. li r4,512
  929. mtctr r4
  930. 1: icbi r0,r3
  931. dcbi r0,r3
  932. addi r3,r3,32
  933. bdnz 1b
  934. sync /* Wait for all icbi to complete on bus */
  935. isync
  936. blr
  937. #endif