rmu.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #undef CONFIG_MPC860
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
  35. #define CONFIG_RMU 1
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_BOOTCOMMAND \
  47. "bootp; " \
  48. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  49. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  50. "bootm"
  51. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  52. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  53. /* enable I2C and select the hardware/software driver */
  54. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  55. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  56. #define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz is supposed to work */
  57. #define CONFIG_SYS_I2C_SLAVE 0xFE
  58. /* Software (bit-bang) I2C driver configuration */
  59. #define PB_SCL 0x00000020 /* PB 26 */
  60. #define PB_SDA 0x00000010 /* PB 27 */
  61. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  62. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  63. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  64. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  65. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  66. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  67. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  68. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  69. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  70. /* M41T11 Serial Access Timekeeper(R) SRAM */
  71. #define CONFIG_RTC_M41T11 1
  72. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  73. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
  74. #undef CONFIG_WATCHDOG /* watchdog disabled */
  75. /*
  76. * Command line configuration.
  77. */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_DATE
  80. #define CONFIG_CMD_DHCP
  81. #define CONFIG_CMD_I2C
  82. #define CONFIG_CMD_NFS
  83. #define CONFIG_CMD_SNTP
  84. /*
  85. * BOOTP options
  86. */
  87. #define CONFIG_BOOTP_SUBNETMASK
  88. #define CONFIG_BOOTP_GATEWAY
  89. #define CONFIG_BOOTP_HOSTNAME
  90. #define CONFIG_BOOTP_BOOTPATH
  91. #define CONFIG_BOOTP_BOOTFILESIZE
  92. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  93. #define CONFIG_AUTOBOOT_PROMPT \
  94. "\nEnter password - autoboot in %d sec...\n", bootdelay
  95. #define CONFIG_AUTOBOOT_DELAY_STR "system"
  96. /*
  97. * Miscellaneous configurable options
  98. */
  99. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  100. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  101. #if defined(CONFIG_CMD_KGDB)
  102. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  103. #else
  104. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  105. #endif
  106. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  107. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  108. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  109. #define CONFIG_SYS_MEMTEST_START 0x0040000 /* memtest works on */
  110. #define CONFIG_SYS_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  111. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  112. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  113. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  114. /*
  115. * Low Level Configuration Settings
  116. * (address mappings, register initial values, etc.)
  117. * You should know what you are doing if you make changes here.
  118. */
  119. /*-----------------------------------------------------------------------
  120. * Internal Memory Mapped Register
  121. */
  122. #define CONFIG_SYS_IMMR 0xFA200000
  123. /*-----------------------------------------------------------------------
  124. * Definitions for initial stack pointer and data area (in DPRAM)
  125. */
  126. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  127. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  128. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  129. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  130. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  131. /*-----------------------------------------------------------------------
  132. * Start addresses for the final memory configuration
  133. * (Set up by the startup code)
  134. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  135. */
  136. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  137. #define CONFIG_SYS_FLASH_BASE (0-flash_info[0].size) /* Put flash at end */
  138. #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
  139. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  140. #else
  141. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  142. #endif
  143. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  144. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  145. /*
  146. * For booting Linux, the board info and command line data
  147. * have to be in the first 8 MB of memory, since this is
  148. * the maximum mapped by the Linux kernel during initialization.
  149. */
  150. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  151. /*-----------------------------------------------------------------------
  152. * FLASH organization
  153. */
  154. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  155. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  156. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  157. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  158. #define CONFIG_ENV_IS_IN_FLASH 1
  159. #define CONFIG_ENV_ADDR ((TEXT_BASE) + 0x40000)
  160. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  161. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE /* Used size for environment */
  162. /* Address and size of Redundant Environment Sector */
  163. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
  164. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  165. /*-----------------------------------------------------------------------
  166. * Reset address
  167. */
  168. #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))
  169. /*-----------------------------------------------------------------------
  170. * Cache Configuration
  171. */
  172. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  173. #if defined(CONFIG_CMD_KGDB)
  174. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * SYPCR - System Protection Control 11-9
  178. * SYPCR can only be written once after reset!
  179. *-----------------------------------------------------------------------
  180. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  181. */
  182. #if defined(CONFIG_WATCHDOG)
  183. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  184. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  185. #else
  186. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  187. #endif
  188. /*-----------------------------------------------------------------------
  189. * SIUMCR - SIU Module Configuration 11-6
  190. *-----------------------------------------------------------------------
  191. * PCMCIA config., multi-function pin tri-state
  192. */
  193. #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10)
  194. /*-----------------------------------------------------------------------
  195. * TBSCR - Time Base Status and Control 11-26
  196. *-----------------------------------------------------------------------
  197. * Clear Reference Interrupt Status, Timebase freezing enabled
  198. */
  199. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  200. /*-----------------------------------------------------------------------
  201. * RTCSC - Real-Time Clock Status and Control Register 11-27
  202. *-----------------------------------------------------------------------
  203. */
  204. /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  205. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
  206. /*-----------------------------------------------------------------------
  207. * PISCR - Periodic Interrupt Status and Control 11-31
  208. *-----------------------------------------------------------------------
  209. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  210. */
  211. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  212. /*-----------------------------------------------------------------------
  213. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  214. *-----------------------------------------------------------------------
  215. * Reset PLL lock status sticky bit, timer expired status bit and timer
  216. * interrupt status bit
  217. *
  218. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  219. */
  220. /* up to 50 MHz we use a 1:1 clock */
  221. #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  222. /*-----------------------------------------------------------------------
  223. * SCCR - System Clock and reset Control Register 15-27
  224. *-----------------------------------------------------------------------
  225. * Set clock output, timebase and RTC source and divider,
  226. * power management and some other internal clocks
  227. */
  228. #define SCCR_MASK SCCR_EBDF00
  229. /* up to 50 MHz we use a 1:1 clock */
  230. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS)
  231. /*-----------------------------------------------------------------------
  232. * PCMCIA stuff
  233. *-----------------------------------------------------------------------
  234. *
  235. */
  236. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  237. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  238. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  239. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  240. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  241. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  242. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  243. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  244. /*-----------------------------------------------------------------------
  245. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  246. *-----------------------------------------------------------------------
  247. */
  248. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  249. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  250. #undef CONFIG_IDE_LED /* LED for ide not supported */
  251. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  252. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  253. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  254. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  255. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  256. /* Offset for data I/O */
  257. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  258. /* Offset for normal register accesses */
  259. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  260. /* Offset for alternate registers */
  261. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  262. /*-----------------------------------------------------------------------
  263. *
  264. *-----------------------------------------------------------------------
  265. *
  266. */
  267. /*#define CONFIG_SYS_DER 0x2002000F*/
  268. #define CONFIG_SYS_DER 0
  269. /*
  270. * Init Memory Controller:
  271. *
  272. * BR0 and OR0 (FLASH)
  273. */
  274. #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base - up to 64 MB of flash */
  275. #define CONFIG_SYS_PRELIM_OR_AM 0xFC000000 /* OR addr mask - map 64 MB */
  276. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  277. #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  278. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  279. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  280. /*
  281. * BR1 and OR1 (SDRAM)
  282. *
  283. */
  284. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  285. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
  286. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  287. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
  288. #define CONFIG_SYS_OR1_PRELIM (0xF0000000 | CONFIG_SYS_OR_TIMING_SDRAM ) /* map 256 MB */
  289. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  290. /* RPXLITE mem setting */
  291. #define CONFIG_SYS_NVRAM_BASE 0xFA000000 /* NVRAM & SRAM base */
  292. /* IMMR: 0xFA200000 IMMR base address - see above */
  293. #define CONFIG_SYS_BCSR_BASE 0xFA400000 /* BCSR base address */
  294. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_BASE | BR_V) /* BCSR */
  295. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
  296. #define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_NVRAM_BASE | BR_PS_8 | BR_V) /* NVRAM & SRAM */
  297. #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
  298. /*
  299. * Memory Periodic Timer Prescaler
  300. */
  301. /* periodic timer for refresh */
  302. #define CONFIG_SYS_MAMR_PTA 20
  303. /*
  304. * Refresh clock Prescalar
  305. */
  306. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2
  307. /*
  308. * MAMR settings for SDRAM
  309. */
  310. /* 9 column SDRAM */
  311. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  312. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  313. MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
  314. /*
  315. * Internal Definitions
  316. *
  317. * Boot Flags
  318. */
  319. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  320. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  321. /*
  322. * BCSRx
  323. *
  324. * Board Status and Control Registers
  325. *
  326. */
  327. #define BCSR0 (CONFIG_SYS_BCSR_BASE + 0)
  328. #define BCSR1 (CONFIG_SYS_BCSR_BASE + 1)
  329. #define BCSR2 (CONFIG_SYS_BCSR_BASE + 2)
  330. #define BCSR3 (CONFIG_SYS_BCSR_BASE + 3)
  331. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  332. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  333. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  334. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  335. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  336. #define BCSR0_COLTEST 0x20
  337. #define BCSR0_ETHLPBK 0x40
  338. #define BCSR0_ETHEN 0x80
  339. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  340. #define BCSR1_PCVCTL6 0x02
  341. #define BCSR1_PCVCTL5 0x04
  342. #define BCSR1_PCVCTL4 0x08
  343. #define BCSR1_IPB5SEL 0x10
  344. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  345. #define BCSR2_ENUSBCLK 0x10
  346. #define BCSR2_USBPWREN 0x20
  347. #define BCSR2_USBSPD 0x40
  348. #define BCSR2_USBSUSP 0x80
  349. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  350. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  351. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  352. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  353. #define BCSR3_D27 0x10 /* Dip Switch settings */
  354. #define BCSR3_D26 0x20
  355. #define BCSR3_D25 0x40
  356. #define BCSR3_D24 0x80
  357. #endif /* __CONFIG_H */