m28evk.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  3. * on behalf of DENX Software Engineering GmbH
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __M28_H__
  21. #define __M28_H__
  22. #include <asm/arch/regs-base.h>
  23. /*
  24. * SoC configurations
  25. */
  26. #define CONFIG_MX28 /* i.MX28 SoC */
  27. #define CONFIG_MXS_GPIO /* GPIO control */
  28. #define CONFIG_SYS_HZ 1000 /* Ticks per second */
  29. /*
  30. * Define M28EVK machine type by hand until it lands in mach-types
  31. */
  32. #define MACH_TYPE_M28EVK 3613
  33. #define CONFIG_MACH_TYPE MACH_TYPE_M28EVK
  34. #define CONFIG_SYS_NO_FLASH
  35. #define CONFIG_SYS_ICACHE_OFF
  36. #define CONFIG_SYS_DCACHE_OFF
  37. #define CONFIG_BOARD_EARLY_INIT_F
  38. #define CONFIG_ARCH_CPU_INIT
  39. #define CONFIG_ARCH_MISC_INIT
  40. /*
  41. * SPL
  42. */
  43. #define CONFIG_SPL
  44. #define CONFIG_SPL_NO_CPU_SUPPORT_CODE
  45. #define CONFIG_SPL_START_S_PATH "board/denx/m28evk"
  46. #define CONFIG_SPL_LDSCRIPT "board/denx/m28evk/u-boot-spl.lds"
  47. /*
  48. * U-Boot Commands
  49. */
  50. #include <config_cmd_default.h>
  51. #define CONFIG_DISPLAY_CPUINFO
  52. #define CONFIG_DOS_PARTITION
  53. #define CONFIG_CMD_CACHE
  54. #define CONFIG_CMD_DATE
  55. #define CONFIG_CMD_DHCP
  56. #define CONFIG_CMD_EEPROM
  57. #define CONFIG_CMD_EXT2
  58. #define CONFIG_CMD_FAT
  59. #define CONFIG_CMD_GPIO
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_MII
  62. #define CONFIG_CMD_MMC
  63. #define CONFIG_CMD_NAND
  64. #define CONFIG_CMD_NET
  65. #define CONFIG_CMD_NFS
  66. #define CONFIG_CMD_PING
  67. #define CONFIG_CMD_SETEXPR
  68. #define CONFIG_CMD_SF
  69. #define CONFIG_CMD_SPI
  70. /*
  71. * Memory configurations
  72. */
  73. #define CONFIG_NR_DRAM_BANKS 1 /* 2 banks of DRAM */
  74. #define PHYS_SDRAM_1 0x40000000 /* Base address */
  75. #define PHYS_SDRAM_1_SIZE 0x40000000 /* Max 1 GB RAM */
  76. #define CONFIG_STACKSIZE 0x00010000 /* 128 KB stack */
  77. #define CONFIG_SYS_MALLOC_LEN 0x00400000 /* 4 MB for malloc */
  78. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* Initial data */
  79. #define CONFIG_SYS_MEMTEST_START 0x40000000 /* Memtest start adr */
  80. #define CONFIG_SYS_MEMTEST_END 0x40400000 /* 4 MB RAM test */
  81. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  82. /* Point initial SP in SRAM so SPL can use it too. */
  83. #define CONFIG_SYS_INIT_SP_ADDR 0x00002000
  84. /*
  85. * We need to sacrifice first 4 bytes of RAM here to avoid triggering some
  86. * strange BUG in ROM corrupting first 4 bytes of RAM when loading U-Boot
  87. * binary. In case there was more of this mess, 0x100 bytes are skipped.
  88. */
  89. #define CONFIG_SYS_TEXT_BASE 0x40000100
  90. /*
  91. * U-Boot general configurations
  92. */
  93. #define CONFIG_SYS_LONGHELP
  94. #define CONFIG_SYS_PROMPT "=> "
  95. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
  96. #define CONFIG_SYS_PBSIZE \
  97. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  98. /* Print buffer size */
  99. #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
  100. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  101. /* Boot argument buffer size */
  102. #define CONFIG_VERSION_VARIABLE /* U-BOOT version */
  103. #define CONFIG_AUTO_COMPLETE /* Command auto complete */
  104. #define CONFIG_CMDLINE_EDITING /* Command history etc */
  105. #define CONFIG_SYS_HUSH_PARSER
  106. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  107. /*
  108. * Serial Driver
  109. */
  110. #define CONFIG_PL011_SERIAL
  111. #define CONFIG_PL011_CLOCK 24000000
  112. #define CONFIG_PL01x_PORTS { (void *)MXS_UARTDBG_BASE }
  113. #define CONFIG_CONS_INDEX 0
  114. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  115. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  116. /*
  117. * MMC Driver
  118. */
  119. #ifdef CONFIG_CMD_MMC
  120. #define CONFIG_MMC
  121. #define CONFIG_GENERIC_MMC
  122. #define CONFIG_MXS_MMC
  123. #endif
  124. /*
  125. * NAND
  126. */
  127. #ifdef CONFIG_CMD_NAND
  128. #define CONFIG_NAND_MXS
  129. #define CONFIG_APBH_DMA
  130. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  131. #define CONFIG_SYS_NAND_BASE 0x60000000
  132. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  133. #define NAND_MAX_CHIPS 8
  134. /* Environment is in NAND */
  135. #define CONFIG_ENV_IS_IN_NAND
  136. #define CONFIG_ENV_SIZE (16 * 1024)
  137. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  138. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  139. #define CONFIG_ENV_RANGE (512 * 1024)
  140. #define CONFIG_ENV_OFFSET 0x300000
  141. #define CONFIG_ENV_OFFSET_REDUND \
  142. (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  143. #define CONFIG_CMD_UBI
  144. #define CONFIG_CMD_UBIFS
  145. #define CONFIG_CMD_MTDPARTS
  146. #define CONFIG_RBTREE
  147. #define CONFIG_LZO
  148. #define CONFIG_MTD_DEVICE
  149. #define CONFIG_MTD_PARTITIONS
  150. #define MTDIDS_DEFAULT "nand0=gpmi-nand.0"
  151. #define MTDPARTS_DEFAULT \
  152. "mtdparts=gpmi-nand.0:" \
  153. "3m(bootloader)ro," \
  154. "512k(environment)," \
  155. "512k(redundant-environment)," \
  156. "4m(kernel)," \
  157. "-(filesystem)"
  158. #endif
  159. /*
  160. * Ethernet on SOC (FEC)
  161. */
  162. #ifdef CONFIG_CMD_NET
  163. #define CONFIG_NET_MULTI
  164. #define CONFIG_ETHPRIME "FEC0"
  165. #define CONFIG_FEC_MXC
  166. #define CONFIG_FEC_MXC_MULTI
  167. #define CONFIG_MII
  168. #define CONFIG_DISCOVER_PHY
  169. #define CONFIG_FEC_XCV_TYPE RMII
  170. #endif
  171. /*
  172. * I2C
  173. */
  174. #ifdef CONFIG_CMD_I2C
  175. #define CONFIG_I2C_MXS
  176. #define CONFIG_HARD_I2C
  177. #define CONFIG_SYS_I2C_SPEED 400000
  178. #endif
  179. /*
  180. * EEPROM
  181. */
  182. #ifdef CONFIG_CMD_EEPROM
  183. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  184. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  185. #endif
  186. /*
  187. * RTC
  188. */
  189. #ifdef CONFIG_CMD_DATE
  190. /* Use the internal RTC in the MXS chip */
  191. #define CONFIG_RTC_INTERNAL
  192. #ifdef CONFIG_RTC_INTERNAL
  193. #define CONFIG_RTC_MXS
  194. #else
  195. #define CONFIG_RTC_M41T62
  196. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  197. #define CONFIG_SYS_M41T11_BASE_YEAR 2000
  198. #endif
  199. #endif
  200. /*
  201. * SPI
  202. */
  203. #ifdef CONFIG_CMD_SPI
  204. #define CONFIG_HARD_SPI
  205. #define CONFIG_MXS_SPI
  206. #define CONFIG_SPI_HALF_DUPLEX
  207. #define CONFIG_DEFAULT_SPI_BUS 2
  208. #define CONFIG_DEFAULT_SPI_MODE SPI_MODE_0
  209. /* SPI FLASH */
  210. #ifdef CONFIG_CMD_SF
  211. #define CONFIG_SPI_FLASH
  212. #define CONFIG_SPI_FLASH_STMICRO
  213. #define CONFIG_SPI_FLASH_CS 2
  214. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  215. #define CONFIG_SF_DEFAULT_SPEED 24000000
  216. #define CONFIG_ENV_SPI_CS 0
  217. #define CONFIG_ENV_SPI_BUS 2
  218. #define CONFIG_ENV_SPI_MAX_HZ 24000000
  219. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  220. #endif
  221. #endif
  222. /*
  223. * Boot Linux
  224. */
  225. #define CONFIG_CMDLINE_TAG
  226. #define CONFIG_SETUP_MEMORY_TAGS
  227. #define CONFIG_BOOTDELAY 3
  228. #define CONFIG_BOOTFILE "uImage"
  229. #define CONFIG_BOOTARGS "console=ttyAM0,115200n8 "
  230. #define CONFIG_BOOTCOMMAND "run bootcmd_net"
  231. #define CONFIG_LOADADDR 0x42000000
  232. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  233. /*
  234. * Extra Environments
  235. */
  236. #define CONFIG_EXTRA_ENV_SETTINGS \
  237. "update_nand_full_filename=u-boot.nand\0" \
  238. "update_nand_firmware_filename=u-boot.sb\0" \
  239. "update_nand_firmware_maxsz=0x100000\0" \
  240. "update_nand_stride=0x40\0" /* MX28 datasheet ch. 12.12 */ \
  241. "update_nand_count=0x4\0" /* MX28 datasheet ch. 12.12 */ \
  242. "update_nand_get_fcb_size=" /* Get size of FCB blocks */ \
  243. "nand device 0 ; " \
  244. "nand info ; " \
  245. "setexpr fcb_sz ${update_nand_stride} * ${update_nand_count};" \
  246. "setexpr update_nand_fcb ${fcb_sz} * ${nand_writesize}\0" \
  247. "update_nand_full=" /* Update FCB, DBBT and FW */ \
  248. "if tftp ${update_nand_full_filename} ; then " \
  249. "run update_nand_get_fcb_size ; " \
  250. "nand scrub -y 0x0 ${filesize} ; " \
  251. "nand write.raw ${loadaddr} 0x0 ${update_nand_fcb} ; " \
  252. "setexpr update_off ${loadaddr} + ${update_nand_fcb} ; " \
  253. "setexpr update_sz ${filesize} - ${update_nand_fcb} ; " \
  254. "nand write ${update_off} ${update_nand_fcb} ${update_sz} ; " \
  255. "fi\0" \
  256. "update_nand_firmware=" /* Update only firmware */ \
  257. "if tftp ${update_nand_firmware_filename} ; then " \
  258. "run update_nand_get_fcb_size ; " \
  259. "setexpr fcb_sz ${update_nand_fcb} * 2 ; " /* FCB + DBBT */ \
  260. "setexpr fw_sz ${update_nand_firmware_maxsz} * 2 ; " \
  261. "setexpr fw_off ${fcb_sz} + ${update_nand_firmware_maxsz};" \
  262. "nand erase ${fcb_sz} ${fw_sz} ; " \
  263. "nand write ${loadaddr} ${fcb_sz} ${filesize} ; " \
  264. "nand write ${loadaddr} ${fw_off} ${filesize} ; " \
  265. "fi\0"
  266. #endif /* __M28_H__ */