start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * File: start.S
  27. *
  28. * Discription: startup code
  29. *
  30. */
  31. #include <config.h>
  32. #include <mpc5xx.h>
  33. #include <version.h>
  34. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  35. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  36. #include <ppc_asm.tmpl>
  37. #include <ppc_defs.h>
  38. #include <linux/config.h>
  39. #include <asm/processor.h>
  40. #ifndef CONFIG_IDENT_STRING
  41. #define CONFIG_IDENT_STRING ""
  42. #endif
  43. /* We don't have a MMU.
  44. */
  45. #undef MSR_KERNEL
  46. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  47. /*
  48. * Set up GOT: Global Offset Table
  49. *
  50. * Use r14 to access the GOT
  51. */
  52. START_GOT
  53. GOT_ENTRY(_GOT2_TABLE_)
  54. GOT_ENTRY(_FIXUP_TABLE_)
  55. GOT_ENTRY(_start)
  56. GOT_ENTRY(_start_of_vectors)
  57. GOT_ENTRY(_end_of_vectors)
  58. GOT_ENTRY(transfer_to_handler)
  59. GOT_ENTRY(__init_end)
  60. GOT_ENTRY(_end)
  61. GOT_ENTRY(__bss_start)
  62. END_GOT
  63. /*
  64. * r3 - 1st arg to board_init(): IMMP pointer
  65. * r4 - 2nd arg to board_init(): boot flag
  66. */
  67. .text
  68. .long 0x27051956 /* U-Boot Magic Number */
  69. .globl version_string
  70. version_string:
  71. .ascii U_BOOT_VERSION
  72. .ascii " (", __DATE__, " - ", __TIME__, ")"
  73. .ascii CONFIG_IDENT_STRING, "\0"
  74. . = EXC_OFF_SYS_RESET
  75. .globl _start
  76. _start:
  77. mfspr r3, 638
  78. li r4, CFG_ISB /* Set ISB bit */
  79. or r3, r3, r4
  80. mtspr 638, r3
  81. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  82. b boot_cold
  83. . = EXC_OFF_SYS_RESET + 0x20
  84. .globl _start_warm
  85. _start_warm:
  86. li r21, BOOTFLAG_WARM /* Software reboot */
  87. b boot_warm
  88. boot_cold:
  89. boot_warm:
  90. /* Initialize machine status; enable machine check interrupt */
  91. /*----------------------------------------------------------------------*/
  92. li r3, MSR_KERNEL /* Set ME, RI flags */
  93. mtmsr r3
  94. mtspr SRR1, r3 /* Make SRR1 match MSR */
  95. /* Initialize debug port registers */
  96. /*----------------------------------------------------------------------*/
  97. xor r0, r0, r0 /* Clear R0 */
  98. mtspr LCTRL1, r0 /* Initialize debug port regs */
  99. mtspr LCTRL2, r0
  100. mtspr COUNTA, r0
  101. mtspr COUNTB, r0
  102. #if defined(CONFIG_PATI)
  103. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  104. * Copy the PLL programming code to the internal RAM and execute it
  105. *----------------------------------------------------------------------*/
  106. lis r3, CFG_MONITOR_BASE@h
  107. ori r3, r3, CFG_MONITOR_BASE@l
  108. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  109. lis r4, CFG_INIT_RAM_ADDR@h
  110. ori r4, r4, CFG_INIT_RAM_ADDR@l
  111. mtlr r4
  112. addis r5,0,0x0
  113. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  114. mtctr r5
  115. addi r3, r3, -4
  116. addi r4, r4, -4
  117. 0:
  118. lwzu r0,4(r3)
  119. stwu r0,4(r4)
  120. bdnz 0b /* copy loop */
  121. blrl
  122. #endif
  123. /*
  124. * Calculate absolute address in FLASH and jump there
  125. *----------------------------------------------------------------------*/
  126. lis r3, CFG_MONITOR_BASE@h
  127. ori r3, r3, CFG_MONITOR_BASE@l
  128. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  129. mtlr r3
  130. blr
  131. in_flash:
  132. /* Initialize some SPRs that are hard to access from C */
  133. /*----------------------------------------------------------------------*/
  134. lis r3, CFG_IMMR@h /* Pass IMMR as arg1 to C routine */
  135. lis r2, CFG_INIT_SP_ADDR@h
  136. ori r1, r2, CFG_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  137. /* Note: R0 is still 0 here */
  138. stwu r0, -4(r1) /* Clear final stack frame so that */
  139. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  140. /*
  141. * Disable serialized ifetch and show cycles
  142. * (i.e. set processor to normal mode) for maximum
  143. * performance.
  144. */
  145. li r2, 0x0007
  146. mtspr ICTRL, r2
  147. /* Set up debug mode entry */
  148. lis r2, CFG_DER@h
  149. ori r2, r2, CFG_DER@l
  150. mtspr DER, r2
  151. /* Let the C-code set up the rest */
  152. /* */
  153. /* Be careful to keep code relocatable ! */
  154. /*----------------------------------------------------------------------*/
  155. GET_GOT /* initialize GOT access */
  156. /* r3: IMMR */
  157. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  158. mr r3, r21
  159. /* r3: BOOTFLAG */
  160. bl board_init_f /* run 1st part of board init code (from Flash) */
  161. .globl _start_of_vectors
  162. _start_of_vectors:
  163. /* Machine check */
  164. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  165. /* Data Storage exception. "Never" generated on the 860. */
  166. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  167. /* Instruction Storage exception. "Never" generated on the 860. */
  168. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  169. /* External Interrupt exception. */
  170. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  171. /* Alignment exception. */
  172. . = 0x600
  173. Alignment:
  174. EXCEPTION_PROLOG
  175. mfspr r4,DAR
  176. stw r4,_DAR(r21)
  177. mfspr r5,DSISR
  178. stw r5,_DSISR(r21)
  179. addi r3,r1,STACK_FRAME_OVERHEAD
  180. li r20,MSR_KERNEL
  181. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  182. lwz r6,GOT(transfer_to_handler)
  183. mtlr r6
  184. blrl
  185. .L_Alignment:
  186. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  187. .long int_return - _start + EXC_OFF_SYS_RESET
  188. /* Program check exception */
  189. . = 0x700
  190. ProgramCheck:
  191. EXCEPTION_PROLOG
  192. addi r3,r1,STACK_FRAME_OVERHEAD
  193. li r20,MSR_KERNEL
  194. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  195. lwz r6,GOT(transfer_to_handler)
  196. mtlr r6
  197. blrl
  198. .L_ProgramCheck:
  199. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  200. .long int_return - _start + EXC_OFF_SYS_RESET
  201. /* FPU on MPC5xx available. We will use it later.
  202. */
  203. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  204. /* I guess we could implement decrementer, and may have
  205. * to someday for timekeeping.
  206. */
  207. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  208. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  209. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  210. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  211. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  212. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  213. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  214. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  215. * for all unimplemented and illegal instructions.
  216. */
  217. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  218. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  219. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  220. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  221. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  222. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  223. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  224. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  225. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  226. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  227. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  228. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  229. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  230. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  231. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  232. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  233. .globl _end_of_vectors
  234. _end_of_vectors:
  235. . = 0x2000
  236. /*
  237. * This code finishes saving the registers to the exception frame
  238. * and jumps to the appropriate handler for the exception.
  239. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  240. */
  241. .globl transfer_to_handler
  242. transfer_to_handler:
  243. stw r22,_NIP(r21)
  244. lis r22,MSR_POW@h
  245. andc r23,r23,r22
  246. stw r23,_MSR(r21)
  247. SAVE_GPR(7, r21)
  248. SAVE_4GPRS(8, r21)
  249. SAVE_8GPRS(12, r21)
  250. SAVE_8GPRS(24, r21)
  251. mflr r23
  252. andi. r24,r23,0x3f00 /* get vector offset */
  253. stw r24,TRAP(r21)
  254. li r22,0
  255. stw r22,RESULT(r21)
  256. mtspr SPRG2,r22 /* r1 is now kernel sp */
  257. lwz r24,0(r23) /* virtual address of handler */
  258. lwz r23,4(r23) /* where to go when done */
  259. mtspr SRR0,r24
  260. mtspr SRR1,r20
  261. mtlr r23
  262. SYNC
  263. rfi /* jump to handler, enable MMU */
  264. int_return:
  265. mfmsr r28 /* Disable interrupts */
  266. li r4,0
  267. ori r4,r4,MSR_EE
  268. andc r28,r28,r4
  269. SYNC /* Some chip revs need this... */
  270. mtmsr r28
  271. SYNC
  272. lwz r2,_CTR(r1)
  273. lwz r0,_LINK(r1)
  274. mtctr r2
  275. mtlr r0
  276. lwz r2,_XER(r1)
  277. lwz r0,_CCR(r1)
  278. mtspr XER,r2
  279. mtcrf 0xFF,r0
  280. REST_10GPRS(3, r1)
  281. REST_10GPRS(13, r1)
  282. REST_8GPRS(23, r1)
  283. REST_GPR(31, r1)
  284. lwz r2,_NIP(r1) /* Restore environment */
  285. lwz r0,_MSR(r1)
  286. mtspr SRR0,r2
  287. mtspr SRR1,r0
  288. lwz r0,GPR0(r1)
  289. lwz r2,GPR2(r1)
  290. lwz r1,GPR1(r1)
  291. SYNC
  292. rfi
  293. /*
  294. * unsigned int get_immr (unsigned int mask)
  295. *
  296. * return (mask ? (IMMR & mask) : IMMR);
  297. */
  298. .globl get_immr
  299. get_immr:
  300. mr r4,r3 /* save mask */
  301. mfspr r3, IMMR /* IMMR */
  302. cmpwi 0,r4,0 /* mask != 0 ? */
  303. beq 4f
  304. and r3,r3,r4 /* IMMR & mask */
  305. 4:
  306. blr
  307. .globl get_pvr
  308. get_pvr:
  309. mfspr r3, PVR
  310. blr
  311. /*------------------------------------------------------------------------------*/
  312. /*
  313. * void relocate_code (addr_sp, gd, addr_moni)
  314. *
  315. * This "function" does not return, instead it continues in RAM
  316. * after relocating the monitor code.
  317. *
  318. * r3 = dest
  319. * r4 = src
  320. * r5 = length in bytes
  321. * r6 = cachelinesize
  322. */
  323. .globl relocate_code
  324. relocate_code:
  325. mr r1, r3 /* Set new stack pointer in SRAM */
  326. mr r9, r4 /* Save copy of global data pointer in SRAM */
  327. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  328. mr r3, r5 /* Destination Address */
  329. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  330. ori r4, r4, CFG_MONITOR_BASE@l
  331. lwz r5, GOT(__init_end)
  332. sub r5, r5, r4
  333. /*
  334. * Fix GOT pointer:
  335. *
  336. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  337. *
  338. * Offset:
  339. */
  340. sub r15, r10, r4
  341. /* First our own GOT */
  342. add r14, r14, r15
  343. /* the the one used by the C code */
  344. add r30, r30, r15
  345. /*
  346. * Now relocate code
  347. */
  348. cmplw cr1,r3,r4
  349. addi r0,r5,3
  350. srwi. r0,r0,2
  351. beq cr1,4f /* In place copy is not necessary */
  352. beq 4f /* Protect against 0 count */
  353. mtctr r0
  354. bge cr1,2f
  355. la r8,-4(r4)
  356. la r7,-4(r3)
  357. 1: lwzu r0,4(r8)
  358. stwu r0,4(r7)
  359. bdnz 1b
  360. b 4f
  361. 2: slwi r0,r0,2
  362. add r8,r4,r0
  363. add r7,r3,r0
  364. 3: lwzu r0,-4(r8)
  365. stwu r0,-4(r7)
  366. bdnz 3b
  367. 4: sync
  368. isync
  369. /*
  370. * We are done. Do not return, instead branch to second part of board
  371. * initialization, now running from RAM.
  372. */
  373. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  374. mtlr r0
  375. blr
  376. in_ram:
  377. /*
  378. * Relocation Function, r14 point to got2+0x8000
  379. *
  380. * Adjust got2 pointers, no need to check for 0, this code
  381. * already puts a few entries in the table.
  382. */
  383. li r0,__got2_entries@sectoff@l
  384. la r3,GOT(_GOT2_TABLE_)
  385. lwz r11,GOT(_GOT2_TABLE_)
  386. mtctr r0
  387. sub r11,r3,r11
  388. addi r3,r3,-4
  389. 1: lwzu r0,4(r3)
  390. add r0,r0,r11
  391. stw r0,0(r3)
  392. bdnz 1b
  393. /*
  394. * Now adjust the fixups and the pointers to the fixups
  395. * in case we need to move ourselves again.
  396. */
  397. 2: li r0,__fixup_entries@sectoff@l
  398. lwz r3,GOT(_FIXUP_TABLE_)
  399. cmpwi r0,0
  400. mtctr r0
  401. addi r3,r3,-4
  402. beq 4f
  403. 3: lwzu r4,4(r3)
  404. lwzux r0,r4,r11
  405. add r0,r0,r11
  406. stw r10,0(r3)
  407. stw r0,0(r4)
  408. bdnz 3b
  409. 4:
  410. clear_bss:
  411. /*
  412. * Now clear BSS segment
  413. */
  414. lwz r3,GOT(__bss_start)
  415. lwz r4,GOT(_end)
  416. cmplw 0, r3, r4
  417. beq 6f
  418. li r0, 0
  419. 5:
  420. stw r0, 0(r3)
  421. addi r3, r3, 4
  422. cmplw 0, r3, r4
  423. bne 5b
  424. 6:
  425. mr r3, r9 /* Global Data pointer */
  426. mr r4, r10 /* Destination Address */
  427. bl board_init_r
  428. /*
  429. * Copy exception vector code to low memory
  430. *
  431. * r3: dest_addr
  432. * r7: source address, r8: end address, r9: target address
  433. */
  434. .globl trap_init
  435. trap_init:
  436. lwz r7, GOT(_start)
  437. lwz r8, GOT(_end_of_vectors)
  438. li r9, 0x100 /* reset vector always at 0x100 */
  439. cmplw 0, r7, r8
  440. bgelr /* return if r7>=r8 - just in case */
  441. mflr r4 /* save link register */
  442. 1:
  443. lwz r0, 0(r7)
  444. stw r0, 0(r9)
  445. addi r7, r7, 4
  446. addi r9, r9, 4
  447. cmplw 0, r7, r8
  448. bne 1b
  449. /*
  450. * relocate `hdlr' and `int_return' entries
  451. */
  452. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  453. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  454. 2:
  455. bl trap_reloc
  456. addi r7, r7, 0x100 /* next exception vector */
  457. cmplw 0, r7, r8
  458. blt 2b
  459. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  460. bl trap_reloc
  461. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  462. bl trap_reloc
  463. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  464. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  465. 3:
  466. bl trap_reloc
  467. addi r7, r7, 0x100 /* next exception vector */
  468. cmplw 0, r7, r8
  469. blt 3b
  470. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  471. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  472. 4:
  473. bl trap_reloc
  474. addi r7, r7, 0x100 /* next exception vector */
  475. cmplw 0, r7, r8
  476. blt 4b
  477. mtlr r4 /* restore link register */
  478. blr
  479. /*
  480. * Function: relocate entries for one exception vector
  481. */
  482. trap_reloc:
  483. lwz r0, 0(r7) /* hdlr ... */
  484. add r0, r0, r3 /* ... += dest_addr */
  485. stw r0, 0(r7)
  486. lwz r0, 4(r7) /* int_return ... */
  487. add r0, r0, r3 /* ... += dest_addr */
  488. stw r0, 4(r7)
  489. sync
  490. isync
  491. blr
  492. #if defined(CONFIG_PATI)
  493. /* Program the PLL */
  494. pll_prog_code_start:
  495. lis r4, (CFG_IMMR + 0x002fc384)@h
  496. ori r4, r4, (CFG_IMMR + 0x002fc384)@l
  497. lis r3, (0x55ccaa33)@h
  498. ori r3, r3, (0x55ccaa33)@l
  499. stw r3, 0(r4)
  500. lis r4, (CFG_IMMR + 0x002fc284)@h
  501. ori r4, r4, (CFG_IMMR + 0x002fc284)@l
  502. lis r3, CFG_PLPRCR@h
  503. ori r3, r3, CFG_PLPRCR@l
  504. stw r3, 0(r4)
  505. addis r3,0,0x0
  506. ori r3,r3,0xA000
  507. mtctr r3
  508. ..spinlp:
  509. bdnz ..spinlp /* spin loop */
  510. blr
  511. pll_prog_code_end:
  512. nop
  513. blr
  514. #endif