cpu.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * cpu.c
  25. *
  26. * CPU specific code
  27. *
  28. * written or collected and sometimes rewritten by
  29. * Magnus Damm <damm@bitsmart.com>
  30. *
  31. * minor modifications by
  32. * Wolfgang Denk <wd@denx.de>
  33. *
  34. * more modifications by
  35. * Josh Huber <huber@mclx.com>
  36. * added support for the 74xx series of cpus
  37. * added support for the 7xx series of cpus
  38. * made the code a little less hard-coded, and more auto-detectish
  39. */
  40. #include <common.h>
  41. #include <command.h>
  42. #include <74xx_7xx.h>
  43. #include <asm/cache.h>
  44. #ifdef CONFIG_AMIGAONEG3SE
  45. #include "../board/MAI/AmigaOneG3SE/via686.h"
  46. #include "../board/MAI/AmigaOneG3SE/memio.h"
  47. #endif
  48. cpu_t
  49. get_cpu_type(void)
  50. {
  51. uint pvr = get_pvr();
  52. cpu_t type;
  53. type = CPU_UNKNOWN;
  54. switch (PVR_VER(pvr)) {
  55. case 0x000c:
  56. type = CPU_7400;
  57. break;
  58. case 0x0008:
  59. type = CPU_750;
  60. if (((pvr >> 8) & 0xff) == 0x01) {
  61. type = CPU_750CX; /* old CX (80100 and 8010x?)*/
  62. } else if (((pvr >> 8) & 0xff) == 0x22) {
  63. type = CPU_750CX; /* CX (82201,82202) and CXe (82214) */
  64. } else if (((pvr >> 8) & 0xff) == 0x33) {
  65. type = CPU_750CX; /* CXe (83311) */
  66. } else if (((pvr >> 12) & 0xF) == 0x3) {
  67. type = CPU_755;
  68. }
  69. break;
  70. case 0x7000:
  71. type = CPU_750FX;
  72. break;
  73. case 0x7002:
  74. type = CPU_750GX;
  75. break;
  76. case 0x800C:
  77. type = CPU_7410;
  78. break;
  79. case 0x8000:
  80. type = CPU_7450;
  81. break;
  82. case 0x8001:
  83. type = CPU_7455;
  84. break;
  85. case 0x8002:
  86. type = CPU_7457;
  87. break;
  88. default:
  89. break;
  90. }
  91. return type;
  92. }
  93. /* ------------------------------------------------------------------------- */
  94. #if !defined(CONFIG_BAB7xx)
  95. int checkcpu (void)
  96. {
  97. DECLARE_GLOBAL_DATA_PTR;
  98. uint type = get_cpu_type();
  99. uint pvr = get_pvr();
  100. ulong clock = gd->cpu_clk;
  101. char buf[32];
  102. char *str;
  103. puts ("CPU: ");
  104. switch (type) {
  105. case CPU_750CX:
  106. printf ("750CX%s v%d.%d", (pvr&0xf0)?"e":"",
  107. (pvr>>8) & 0xf,
  108. pvr & 0xf);
  109. goto PR_CLK;
  110. case CPU_750:
  111. str = "750";
  112. break;
  113. case CPU_750FX:
  114. str = "750FX";
  115. break;
  116. case CPU_750GX:
  117. str = "750GX";
  118. break;
  119. case CPU_755:
  120. str = "755";
  121. break;
  122. case CPU_7400:
  123. str = "MPC7400";
  124. break;
  125. case CPU_7410:
  126. str = "MPC7410";
  127. break;
  128. case CPU_7450:
  129. str = "MPC7450";
  130. break;
  131. case CPU_7455:
  132. str = "MPC7455";
  133. break;
  134. case CPU_7457:
  135. str = "MPC7457";
  136. break;
  137. default:
  138. printf("Unknown CPU -- PVR: 0x%08x\n", pvr);
  139. return -1;
  140. }
  141. printf ("%s v%d.%d", str, (pvr >> 8) & 0xFF, pvr & 0xFF);
  142. PR_CLK:
  143. printf (" @ %s MHz\n", strmhz(buf, clock));
  144. return (0);
  145. }
  146. #endif
  147. /* these two functions are unimplemented currently [josh] */
  148. /* -------------------------------------------------------------------- */
  149. /* L1 i-cache */
  150. int
  151. checkicache(void)
  152. {
  153. return 0; /* XXX */
  154. }
  155. /* -------------------------------------------------------------------- */
  156. /* L1 d-cache */
  157. int
  158. checkdcache(void)
  159. {
  160. return 0; /* XXX */
  161. }
  162. /* -------------------------------------------------------------------- */
  163. static inline void
  164. soft_restart(unsigned long addr)
  165. {
  166. /* SRR0 has system reset vector, SRR1 has default MSR value */
  167. /* rfi restores MSR from SRR1 and sets the PC to the SRR0 value */
  168. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  169. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  170. __asm__ __volatile__ ("mtspr 27, 4");
  171. __asm__ __volatile__ ("rfi");
  172. while(1); /* not reached */
  173. }
  174. #if !defined(CONFIG_PCIPPC2) && \
  175. !defined(CONFIG_BAB7xx) && \
  176. !defined(CONFIG_ELPPC)
  177. /* no generic way to do board reset. simply call soft_reset. */
  178. void
  179. do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  180. {
  181. ulong addr;
  182. /* flush and disable I/D cache */
  183. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  184. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  185. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  186. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  187. __asm__ __volatile__ ("sync");
  188. __asm__ __volatile__ ("mtspr 1008, 4");
  189. __asm__ __volatile__ ("isync");
  190. __asm__ __volatile__ ("sync");
  191. __asm__ __volatile__ ("mtspr 1008, 5");
  192. __asm__ __volatile__ ("isync");
  193. __asm__ __volatile__ ("sync");
  194. #ifdef CFG_RESET_ADDRESS
  195. addr = CFG_RESET_ADDRESS;
  196. #else
  197. /*
  198. * note: when CFG_MONITOR_BASE points to a RAM address,
  199. * CFG_MONITOR_BASE - sizeof (ulong) is usually a valid
  200. * address. Better pick an address known to be invalid on your
  201. * system and assign it to CFG_RESET_ADDRESS.
  202. */
  203. addr = CFG_MONITOR_BASE - sizeof (ulong);
  204. #endif
  205. soft_restart(addr);
  206. while(1); /* not reached */
  207. }
  208. #endif
  209. /* ------------------------------------------------------------------------- */
  210. /*
  211. * For the 7400 the TB clock runs at 1/4 the cpu bus speed.
  212. */
  213. #ifdef CONFIG_AMIGAONEG3SE
  214. unsigned long get_tbclk(void)
  215. {
  216. DECLARE_GLOBAL_DATA_PTR;
  217. return (gd->bus_clk / 4);
  218. }
  219. #else /* ! CONFIG_AMIGAONEG3SE */
  220. unsigned long get_tbclk (void)
  221. {
  222. return CFG_BUS_HZ / 4;
  223. }
  224. #endif /* CONFIG_AMIGAONEG3SE */
  225. /* ------------------------------------------------------------------------- */
  226. #if defined(CONFIG_WATCHDOG)
  227. #if !defined(CONFIG_PCIPPC2) && !defined(CONFIG_BAB7xx)
  228. void
  229. watchdog_reset(void)
  230. {
  231. }
  232. #endif /* !CONFIG_PCIPPC2 && !CONFIG_BAB7xx */
  233. #endif /* CONFIG_WATCHDOG */
  234. /* ------------------------------------------------------------------------- */