katmai.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * (C) Copyright 2007-2009
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ppc4xx.h>
  26. #include <i2c.h>
  27. #include <libfdt.h>
  28. #include <fdt_support.h>
  29. #include <netdev.h>
  30. #include <asm/processor.h>
  31. #include <asm/io.h>
  32. #include <asm/gpio.h>
  33. #include <asm/4xx_pcie.h>
  34. #include <asm/errno.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. int board_early_init_f (void)
  37. {
  38. unsigned long mfr;
  39. /*----------------------------------------------------------------------+
  40. * Interrupt controller setup for the Katmai 440SPe Evaluation board.
  41. *-----------------------------------------------------------------------+
  42. *-----------------------------------------------------------------------+
  43. * Interrupt | Source | Pol. | Sensi.| Crit. |
  44. *-----------+-----------------------------------+-------+-------+-------+
  45. * IRQ 00 | UART0 | High | Level | Non |
  46. * IRQ 01 | UART1 | High | Level | Non |
  47. * IRQ 02 | IIC0 | High | Level | Non |
  48. * IRQ 03 | IIC1 | High | Level | Non |
  49. * IRQ 04 | PCI0X0 MSG IN | High | Level | Non |
  50. * IRQ 05 | PCI0X0 CMD Write | High | Level | Non |
  51. * IRQ 06 | PCI0X0 Power Mgt | High | Level | Non |
  52. * IRQ 07 | PCI0X0 VPD Access | Rising| Edge | Non |
  53. * IRQ 08 | PCI0X0 MSI level 0 | High | Lvl/ed| Non |
  54. * IRQ 09 | External IRQ 15 - (PCI-Express) | pgm H | Pgm | Non |
  55. * IRQ 10 | UIC2 Non-critical Int. | NA | NA | Non |
  56. * IRQ 11 | UIC2 Critical Interrupt | NA | NA | Crit |
  57. * IRQ 12 | PCI Express MSI Level 0 | Rising| Edge | Non |
  58. * IRQ 13 | PCI Express MSI Level 1 | Rising| Edge | Non |
  59. * IRQ 14 | PCI Express MSI Level 2 | Rising| Edge | Non |
  60. * IRQ 15 | PCI Express MSI Level 3 | Rising| Edge | Non |
  61. * IRQ 16 | UIC3 Non-critical Int. | NA | NA | Non |
  62. * IRQ 17 | UIC3 Critical Interrupt | NA | NA | Crit |
  63. * IRQ 18 | External IRQ 14 - (PCI-Express) | Pgm | Pgm | Non |
  64. * IRQ 19 | DMA Channel 0 FIFO Full | High | Level | Non |
  65. * IRQ 20 | DMA Channel 0 Stat FIFO | High | Level | Non |
  66. * IRQ 21 | DMA Channel 1 FIFO Full | High | Level | Non |
  67. * IRQ 22 | DMA Channel 1 Stat FIFO | High | Level | Non |
  68. * IRQ 23 | I2O Inbound Doorbell | High | Level | Non |
  69. * IRQ 24 | Inbound Post List FIFO Not Empt | High | Level | Non |
  70. * IRQ 25 | I2O Region 0 LL PLB Write | High | Level | Non |
  71. * IRQ 26 | I2O Region 1 LL PLB Write | High | Level | Non |
  72. * IRQ 27 | I2O Region 0 HB PLB Write | High | Level | Non |
  73. * IRQ 28 | I2O Region 1 HB PLB Write | High | Level | Non |
  74. * IRQ 29 | GPT Down Count Timer | Rising| Edge | Non |
  75. * IRQ 30 | UIC1 Non-critical Int. | NA | NA | Non |
  76. * IRQ 31 | UIC1 Critical Interrupt | NA | NA | Crit. |
  77. *------------------------------------------------------------------------
  78. * IRQ 32 | Ext. IRQ 13 - (PCI-Express) |pgm (H)|pgm/Lvl| Non |
  79. * IRQ 33 | MAL Serr | High | Level | Non |
  80. * IRQ 34 | MAL Txde | High | Level | Non |
  81. * IRQ 35 | MAL Rxde | High | Level | Non |
  82. * IRQ 36 | DMC CE or DMC UE | High | Level | Non |
  83. * IRQ 37 | EBC or UART2 | High |Lvl Edg| Non |
  84. * IRQ 38 | MAL TX EOB | High | Level | Non |
  85. * IRQ 39 | MAL RX EOB | High | Level | Non |
  86. * IRQ 40 | PCIX0 MSI Level 1 | High |Lvl Edg| Non |
  87. * IRQ 41 | PCIX0 MSI level 2 | High |Lvl Edg| Non |
  88. * IRQ 42 | PCIX0 MSI level 3 | High |Lvl Edg| Non |
  89. * IRQ 43 | L2 Cache | Risin | Edge | Non |
  90. * IRQ 44 | GPT Compare Timer 0 | Risin | Edge | Non |
  91. * IRQ 45 | GPT Compare Timer 1 | Risin | Edge | Non |
  92. * IRQ 46 | GPT Compare Timer 2 | Risin | Edge | Non |
  93. * IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  94. * IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  95. * IRQ 49 | Ext. IRQ 12 - PCI-X |pgm/Fal|pgm/Lvl| Non |
  96. * IRQ 50 | Ext. IRQ 11 - |pgm (H)|pgm/Lvl| Non |
  97. * IRQ 51 | Ext. IRQ 10 - |pgm (H)|pgm/Lvl| Non |
  98. * IRQ 52 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  99. * IRQ 53 | Ext. IRQ 8 |pgm (H)|pgm/Lvl| Non |
  100. * IRQ 54 | DMA Error | High | Level | Non |
  101. * IRQ 55 | DMA I2O Error | High | Level | Non |
  102. * IRQ 56 | Serial ROM | High | Level | Non |
  103. * IRQ 57 | PCIX0 Error | High | Edge | Non |
  104. * IRQ 58 | Ext. IRQ 7- |pgm (H)|pgm/Lvl| Non |
  105. * IRQ 59 | Ext. IRQ 6- |pgm (H)|pgm/Lvl| Non |
  106. * IRQ 60 | EMAC0 Interrupt | High | Level | Non |
  107. * IRQ 61 | EMAC0 Wake-up | High | Level | Non |
  108. * IRQ 62 | Reserved | High | Level | Non |
  109. * IRQ 63 | XOR | High | Level | Non |
  110. *-----------------------------------------------------------------------
  111. * IRQ 64 | PE0 AL | High | Level | Non |
  112. * IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  113. * IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  114. * IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  115. * IRQ 68 | PE0 TCR | High | Level | Non |
  116. * IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  117. * IRQ 70 | PE0 DCR Error | High | Level | Non |
  118. * IRQ 71 | Reserved | N/A | N/A | Non |
  119. * IRQ 72 | PE1 AL | High | Level | Non |
  120. * IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  121. * IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  122. * IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  123. * IRQ 76 | PE1 TCR | High | Level | Non |
  124. * IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  125. * IRQ 78 | PE1 DCR Error | High | Level | Non |
  126. * IRQ 79 | Reserved | N/A | N/A | Non |
  127. * IRQ 80 | PE2 AL | High | Level | Non |
  128. * IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  129. * IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  130. * IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  131. * IRQ 84 | PE2 TCR | High | Level | Non |
  132. * IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  133. * IRQ 86 | PE2 DCR Error | High | Level | Non |
  134. * IRQ 87 | Reserved | N/A | N/A | Non |
  135. * IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  136. * IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  137. * IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  138. * IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  139. * IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  140. * IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  141. * IRQ 94 | Reserved | N/A | N/A | Non |
  142. * IRQ 95 | Reserved | N/A | N/A | Non |
  143. *-----------------------------------------------------------------------
  144. * IRQ 96 | PE0 INTA | High | Level | Non |
  145. * IRQ 97 | PE0 INTB | High | Level | Non |
  146. * IRQ 98 | PE0 INTC | High | Level | Non |
  147. * IRQ 99 | PE0 INTD | High | Level | Non |
  148. * IRQ 100 | PE1 INTA | High | Level | Non |
  149. * IRQ 101 | PE1 INTB | High | Level | Non |
  150. * IRQ 102 | PE1 INTC | High | Level | Non |
  151. * IRQ 103 | PE1 INTD | High | Level | Non |
  152. * IRQ 104 | PE2 INTA | High | Level | Non |
  153. * IRQ 105 | PE2 INTB | High | Level | Non |
  154. * IRQ 106 | PE2 INTC | High | Level | Non |
  155. * IRQ 107 | PE2 INTD | Risin | Edge | Non |
  156. * IRQ 108 | PCI Express MSI Level 4 | Risin | Edge | Non |
  157. * IRQ 109 | PCI Express MSI Level 5 | Risin | Edge | Non |
  158. * IRQ 110 | PCI Express MSI Level 6 | Risin | Edge | Non |
  159. * IRQ 111 | PCI Express MSI Level 7 | Risin | Edge | Non |
  160. * IRQ 116 | PCI Express MSI Level 12 | Risin | Edge | Non |
  161. * IRQ 112 | PCI Express MSI Level 8 | Risin | Edge | Non |
  162. * IRQ 113 | PCI Express MSI Level 9 | Risin | Edge | Non |
  163. * IRQ 114 | PCI Express MSI Level 10 | Risin | Edge | Non |
  164. * IRQ 115 | PCI Express MSI Level 11 | Risin | Edge | Non |
  165. * IRQ 117 | PCI Express MSI Level 13 | Risin | Edge | Non |
  166. * IRQ 118 | PCI Express MSI Level 14 | Risin | Edge | Non |
  167. * IRQ 119 | PCI Express MSI Level 15 | Risin | Edge | Non |
  168. * IRQ 120 | PCI Express MSI Level 16 | Risin | Edge | Non |
  169. * IRQ 121 | PCI Express MSI Level 17 | Risin | Edge | Non |
  170. * IRQ 122 | PCI Express MSI Level 18 | Risin | Edge | Non |
  171. * IRQ 123 | PCI Express MSI Level 19 | Risin | Edge | Non |
  172. * IRQ 124 | PCI Express MSI Level 20 | Risin | Edge | Non |
  173. * IRQ 125 | PCI Express MSI Level 21 | Risin | Edge | Non |
  174. * IRQ 126 | PCI Express MSI Level 22 | Risin | Edge | Non |
  175. * IRQ 127 | PCI Express MSI Level 23 | Risin | Edge | Non |
  176. *-----------+-----------------------------------+-------+-------+-------+ */
  177. /*-------------------------------------------------------------------------+
  178. * Put UICs in PowerPC440SPemode.
  179. * Initialise UIC registers. Clear all interrupts. Disable all interrupts.
  180. * Set critical interrupt values. Set interrupt polarities. Set interrupt
  181. * trigger levels. Make bit 0 High priority. Clear all interrupts again.
  182. *------------------------------------------------------------------------*/
  183. mtdcr (UIC3SR, 0xffffffff); /* Clear all interrupts */
  184. mtdcr (UIC3ER, 0x00000000); /* disable all interrupts */
  185. mtdcr (UIC3CR, 0x00000000); /* Set Critical / Non Critical interrupts: */
  186. mtdcr (UIC3PR, 0xffffffff); /* Set Interrupt Polarities*/
  187. mtdcr (UIC3TR, 0x001fffff); /* Set Interrupt Trigger Levels */
  188. mtdcr (UIC3VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  189. mtdcr (UIC3SR, 0x00000000); /* clear all interrupts*/
  190. mtdcr (UIC3SR, 0xffffffff); /* clear all interrupts*/
  191. mtdcr (UIC2SR, 0xffffffff); /* Clear all interrupts */
  192. mtdcr (UIC2ER, 0x00000000); /* disable all interrupts*/
  193. mtdcr (UIC2CR, 0x00000000); /* Set Critical / Non Critical interrupts*/
  194. mtdcr (UIC2PR, 0xebebebff); /* Set Interrupt Polarities*/
  195. mtdcr (UIC2TR, 0x74747400); /* Set Interrupt Trigger Levels */
  196. mtdcr (UIC2VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  197. mtdcr (UIC2SR, 0x00000000); /* clear all interrupts */
  198. mtdcr (UIC2SR, 0xffffffff); /* clear all interrupts */
  199. mtdcr (UIC1SR, 0xffffffff); /* Clear all interrupts*/
  200. mtdcr (UIC1ER, 0x00000000); /* disable all interrupts*/
  201. mtdcr (UIC1CR, 0x00000000); /* Set Critical / Non Critical interrupts*/
  202. mtdcr (UIC1PR, 0xffffffff); /* Set Interrupt Polarities */
  203. mtdcr (UIC1TR, 0x001f8040); /* Set Interrupt Trigger Levels*/
  204. mtdcr (UIC1VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  205. mtdcr (UIC1SR, 0x00000000); /* clear all interrupts*/
  206. mtdcr (UIC1SR, 0xffffffff); /* clear all interrupts*/
  207. mtdcr (UIC0SR, 0xffffffff); /* Clear all interrupts */
  208. mtdcr (UIC0ER, 0x00000000); /* disable all interrupts excepted cascade to be checked */
  209. mtdcr (UIC0CR, 0x00104001); /* Set Critical / Non Critical interrupts*/
  210. mtdcr (UIC0PR, 0xffffffff); /* Set Interrupt Polarities*/
  211. mtdcr (UIC0TR, 0x010f0004); /* Set Interrupt Trigger Levels */
  212. mtdcr (UIC0VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  213. mtdcr (UIC0SR, 0x00000000); /* clear all interrupts*/
  214. mtdcr (UIC0SR, 0xffffffff); /* clear all interrupts*/
  215. mfsdr(SDR0_MFR, mfr);
  216. mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */
  217. mtsdr(SDR0_MFR, mfr);
  218. mtsdr(SDR0_PFC0, CONFIG_SYS_PFC0);
  219. out32(GPIO0_OR, CONFIG_SYS_GPIO_OR);
  220. out32(GPIO0_ODR, CONFIG_SYS_GPIO_ODR);
  221. out32(GPIO0_TCR, CONFIG_SYS_GPIO_TCR);
  222. return 0;
  223. }
  224. int checkboard (void)
  225. {
  226. char *s = getenv("serial#");
  227. printf("Board: Katmai - AMCC 440SPe Evaluation Board");
  228. if (s != NULL) {
  229. puts(", serial# ");
  230. puts(s);
  231. }
  232. putc('\n');
  233. return 0;
  234. }
  235. /*
  236. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  237. * board specific values.
  238. */
  239. u32 ddr_wrdtr(u32 default_val) {
  240. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  241. }
  242. u32 ddr_clktr(u32 default_val) {
  243. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  244. }
  245. #if defined(CONFIG_PCI)
  246. int board_pcie_card_present(int port)
  247. {
  248. u32 val;
  249. val = in32(GPIO0_IR);
  250. switch (port) {
  251. case 0:
  252. return !(val & GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0));
  253. case 1:
  254. return !(val & GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1));
  255. case 2:
  256. return !(val & GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2));
  257. default:
  258. return 0;
  259. }
  260. }
  261. #endif /* defined(CONFIG_PCI) */
  262. int board_eth_init(bd_t *bis)
  263. {
  264. cpu_eth_init(bis);
  265. return pci_eth_init(bis);
  266. }