start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating,
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memory map.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <asm-offsets.h>
  40. #include <config.h>
  41. #include <mpc8xx.h>
  42. #include <timestamp.h>
  43. #include <version.h>
  44. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  45. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  46. #include <ppc_asm.tmpl>
  47. #include <ppc_defs.h>
  48. #include <asm/cache.h>
  49. #include <asm/mmu.h>
  50. #include <asm/u-boot.h>
  51. #ifndef CONFIG_IDENT_STRING
  52. #define CONFIG_IDENT_STRING ""
  53. #endif
  54. /* We don't want the MMU yet.
  55. */
  56. #undef MSR_KERNEL
  57. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  58. /*
  59. * Set up GOT: Global Offset Table
  60. *
  61. * Use r12 to access the GOT
  62. */
  63. START_GOT
  64. GOT_ENTRY(_GOT2_TABLE_)
  65. GOT_ENTRY(_FIXUP_TABLE_)
  66. GOT_ENTRY(_start)
  67. GOT_ENTRY(_start_of_vectors)
  68. GOT_ENTRY(_end_of_vectors)
  69. GOT_ENTRY(transfer_to_handler)
  70. GOT_ENTRY(__init_end)
  71. GOT_ENTRY(__bss_end__)
  72. GOT_ENTRY(__bss_start)
  73. END_GOT
  74. /*
  75. * r3 - 1st arg to board_init(): IMMP pointer
  76. * r4 - 2nd arg to board_init(): boot flag
  77. */
  78. .text
  79. .long 0x27051956 /* U-Boot Magic Number */
  80. .globl version_string
  81. version_string:
  82. .ascii U_BOOT_VERSION
  83. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  84. .ascii CONFIG_IDENT_STRING, "\0"
  85. . = EXC_OFF_SYS_RESET
  86. .globl _start
  87. _start:
  88. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  89. mtspr 638, r3
  90. /* Initialize machine status; enable machine check interrupt */
  91. /*----------------------------------------------------------------------*/
  92. li r3, MSR_KERNEL /* Set ME, RI flags */
  93. mtmsr r3
  94. mtspr SRR1, r3 /* Make SRR1 match MSR */
  95. mfspr r3, ICR /* clear Interrupt Cause Register */
  96. /* Initialize debug port registers */
  97. /*----------------------------------------------------------------------*/
  98. xor r0, r0, r0 /* Clear R0 */
  99. mtspr LCTRL1, r0 /* Initialize debug port regs */
  100. mtspr LCTRL2, r0
  101. mtspr COUNTA, r0
  102. mtspr COUNTB, r0
  103. /* Reset the caches */
  104. /*----------------------------------------------------------------------*/
  105. mfspr r3, IC_CST /* Clear error bits */
  106. mfspr r3, DC_CST
  107. lis r3, IDC_UNALL@h /* Unlock all */
  108. mtspr IC_CST, r3
  109. mtspr DC_CST, r3
  110. lis r3, IDC_INVALL@h /* Invalidate all */
  111. mtspr IC_CST, r3
  112. mtspr DC_CST, r3
  113. lis r3, IDC_DISABLE@h /* Disable data cache */
  114. mtspr DC_CST, r3
  115. #if !defined(CONFIG_SYS_DELAYED_ICACHE)
  116. /* On IP860 and PCU E,
  117. * we cannot enable IC yet
  118. */
  119. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  120. #endif
  121. mtspr IC_CST, r3
  122. /* invalidate all tlb's */
  123. /*----------------------------------------------------------------------*/
  124. tlbia
  125. isync
  126. /*
  127. * Calculate absolute address in FLASH and jump there
  128. *----------------------------------------------------------------------*/
  129. lis r3, CONFIG_SYS_MONITOR_BASE@h
  130. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  131. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  132. mtlr r3
  133. blr
  134. in_flash:
  135. /* initialize some SPRs that are hard to access from C */
  136. /*----------------------------------------------------------------------*/
  137. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  138. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  139. /* Note: R0 is still 0 here */
  140. stwu r0, -4(r1) /* clear final stack frame so that */
  141. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  142. /*
  143. * Disable serialized ifetch and show cycles
  144. * (i.e. set processor to normal mode).
  145. * This is also a silicon bug workaround, see errata
  146. */
  147. li r2, 0x0007
  148. mtspr ICTRL, r2
  149. /* Set up debug mode entry */
  150. lis r2, CONFIG_SYS_DER@h
  151. ori r2, r2, CONFIG_SYS_DER@l
  152. mtspr DER, r2
  153. /* let the C-code set up the rest */
  154. /* */
  155. /* Be careful to keep code relocatable ! */
  156. /*----------------------------------------------------------------------*/
  157. GET_GOT /* initialize GOT access */
  158. #if defined(__pic__) && __pic__ == 1
  159. /* Needed for upcoming -msingle-pic-base */
  160. bl _GLOBAL_OFFSET_TABLE_@local-4
  161. mflr r30
  162. #endif
  163. /* r3: IMMR */
  164. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  165. bl board_init_f /* run 1st part of board init code (from Flash) */
  166. /* NOTREACHED - board_init_f() does not return */
  167. .globl _start_of_vectors
  168. _start_of_vectors:
  169. /* Machine check */
  170. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  171. /* Data Storage exception. "Never" generated on the 860. */
  172. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  173. /* Instruction Storage exception. "Never" generated on the 860. */
  174. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  175. /* External Interrupt exception. */
  176. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  177. /* Alignment exception. */
  178. . = 0x600
  179. Alignment:
  180. EXCEPTION_PROLOG(SRR0, SRR1)
  181. mfspr r4,DAR
  182. stw r4,_DAR(r21)
  183. mfspr r5,DSISR
  184. stw r5,_DSISR(r21)
  185. addi r3,r1,STACK_FRAME_OVERHEAD
  186. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  187. /* Program check exception */
  188. . = 0x700
  189. ProgramCheck:
  190. EXCEPTION_PROLOG(SRR0, SRR1)
  191. addi r3,r1,STACK_FRAME_OVERHEAD
  192. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  193. MSR_KERNEL, COPY_EE)
  194. /* No FPU on MPC8xx. This exception is not supposed to happen.
  195. */
  196. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  197. /* I guess we could implement decrementer, and may have
  198. * to someday for timekeeping.
  199. */
  200. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  201. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  202. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  203. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  204. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  205. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  206. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  207. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  208. * for all unimplemented and illegal instructions.
  209. */
  210. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  211. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  212. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  213. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  214. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  215. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  216. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  217. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  218. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  219. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  220. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  221. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  222. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  223. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  224. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  225. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  226. .globl _end_of_vectors
  227. _end_of_vectors:
  228. . = 0x2000
  229. /*
  230. * This code finishes saving the registers to the exception frame
  231. * and jumps to the appropriate handler for the exception.
  232. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  233. */
  234. .globl transfer_to_handler
  235. transfer_to_handler:
  236. stw r22,_NIP(r21)
  237. lis r22,MSR_POW@h
  238. andc r23,r23,r22
  239. stw r23,_MSR(r21)
  240. SAVE_GPR(7, r21)
  241. SAVE_4GPRS(8, r21)
  242. SAVE_8GPRS(12, r21)
  243. SAVE_8GPRS(24, r21)
  244. mflr r23
  245. andi. r24,r23,0x3f00 /* get vector offset */
  246. stw r24,TRAP(r21)
  247. li r22,0
  248. stw r22,RESULT(r21)
  249. mtspr SPRG2,r22 /* r1 is now kernel sp */
  250. lwz r24,0(r23) /* virtual address of handler */
  251. lwz r23,4(r23) /* where to go when done */
  252. mtspr SRR0,r24
  253. mtspr SRR1,r20
  254. mtlr r23
  255. SYNC
  256. rfi /* jump to handler, enable MMU */
  257. int_return:
  258. mfmsr r28 /* Disable interrupts */
  259. li r4,0
  260. ori r4,r4,MSR_EE
  261. andc r28,r28,r4
  262. SYNC /* Some chip revs need this... */
  263. mtmsr r28
  264. SYNC
  265. lwz r2,_CTR(r1)
  266. lwz r0,_LINK(r1)
  267. mtctr r2
  268. mtlr r0
  269. lwz r2,_XER(r1)
  270. lwz r0,_CCR(r1)
  271. mtspr XER,r2
  272. mtcrf 0xFF,r0
  273. REST_10GPRS(3, r1)
  274. REST_10GPRS(13, r1)
  275. REST_8GPRS(23, r1)
  276. REST_GPR(31, r1)
  277. lwz r2,_NIP(r1) /* Restore environment */
  278. lwz r0,_MSR(r1)
  279. mtspr SRR0,r2
  280. mtspr SRR1,r0
  281. lwz r0,GPR0(r1)
  282. lwz r2,GPR2(r1)
  283. lwz r1,GPR1(r1)
  284. SYNC
  285. rfi
  286. /* Cache functions.
  287. */
  288. .globl icache_enable
  289. icache_enable:
  290. SYNC
  291. lis r3, IDC_INVALL@h
  292. mtspr IC_CST, r3
  293. lis r3, IDC_ENABLE@h
  294. mtspr IC_CST, r3
  295. blr
  296. .globl icache_disable
  297. icache_disable:
  298. SYNC
  299. lis r3, IDC_DISABLE@h
  300. mtspr IC_CST, r3
  301. blr
  302. .globl icache_status
  303. icache_status:
  304. mfspr r3, IC_CST
  305. srwi r3, r3, 31 /* >>31 => select bit 0 */
  306. blr
  307. .globl dcache_enable
  308. dcache_enable:
  309. #if 0
  310. SYNC
  311. #endif
  312. #if 1
  313. lis r3, 0x0400 /* Set cache mode with MMU off */
  314. mtspr MD_CTR, r3
  315. #endif
  316. lis r3, IDC_INVALL@h
  317. mtspr DC_CST, r3
  318. #if 0
  319. lis r3, DC_SFWT@h
  320. mtspr DC_CST, r3
  321. #endif
  322. lis r3, IDC_ENABLE@h
  323. mtspr DC_CST, r3
  324. blr
  325. .globl dcache_disable
  326. dcache_disable:
  327. SYNC
  328. lis r3, IDC_DISABLE@h
  329. mtspr DC_CST, r3
  330. lis r3, IDC_INVALL@h
  331. mtspr DC_CST, r3
  332. blr
  333. .globl dcache_status
  334. dcache_status:
  335. mfspr r3, DC_CST
  336. srwi r3, r3, 31 /* >>31 => select bit 0 */
  337. blr
  338. .globl dc_read
  339. dc_read:
  340. mtspr DC_ADR, r3
  341. mfspr r3, DC_DAT
  342. blr
  343. /*
  344. * unsigned int get_immr (unsigned int mask)
  345. *
  346. * return (mask ? (IMMR & mask) : IMMR);
  347. */
  348. .globl get_immr
  349. get_immr:
  350. mr r4,r3 /* save mask */
  351. mfspr r3, IMMR /* IMMR */
  352. cmpwi 0,r4,0 /* mask != 0 ? */
  353. beq 4f
  354. and r3,r3,r4 /* IMMR & mask */
  355. 4:
  356. blr
  357. .globl get_pvr
  358. get_pvr:
  359. mfspr r3, PVR
  360. blr
  361. .globl wr_ic_cst
  362. wr_ic_cst:
  363. mtspr IC_CST, r3
  364. blr
  365. .globl rd_ic_cst
  366. rd_ic_cst:
  367. mfspr r3, IC_CST
  368. blr
  369. .globl wr_ic_adr
  370. wr_ic_adr:
  371. mtspr IC_ADR, r3
  372. blr
  373. .globl wr_dc_cst
  374. wr_dc_cst:
  375. mtspr DC_CST, r3
  376. blr
  377. .globl rd_dc_cst
  378. rd_dc_cst:
  379. mfspr r3, DC_CST
  380. blr
  381. .globl wr_dc_adr
  382. wr_dc_adr:
  383. mtspr DC_ADR, r3
  384. blr
  385. /*------------------------------------------------------------------------------*/
  386. /*
  387. * void relocate_code (addr_sp, gd, addr_moni)
  388. *
  389. * This "function" does not return, instead it continues in RAM
  390. * after relocating the monitor code.
  391. *
  392. * r3 = dest
  393. * r4 = src
  394. * r5 = length in bytes
  395. * r6 = cachelinesize
  396. */
  397. .globl relocate_code
  398. relocate_code:
  399. mr r1, r3 /* Set new stack pointer */
  400. mr r9, r4 /* Save copy of Global Data pointer */
  401. mr r10, r5 /* Save copy of Destination Address */
  402. GET_GOT
  403. #if defined(__pic__) && __pic__ == 1
  404. /* Needed for upcoming -msingle-pic-base */
  405. bl _GLOBAL_OFFSET_TABLE_@local-4
  406. mflr r30
  407. #endif
  408. mr r3, r5 /* Destination Address */
  409. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  410. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  411. lwz r5, GOT(__init_end)
  412. sub r5, r5, r4
  413. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  414. /*
  415. * Fix GOT pointer:
  416. *
  417. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  418. *
  419. * Offset:
  420. */
  421. sub r15, r10, r4
  422. /* First our own GOT */
  423. add r12, r12, r15
  424. /* then the one used by the C code */
  425. add r30, r30, r15
  426. /*
  427. * Now relocate code
  428. */
  429. cmplw cr1,r3,r4
  430. addi r0,r5,3
  431. srwi. r0,r0,2
  432. beq cr1,4f /* In place copy is not necessary */
  433. beq 7f /* Protect against 0 count */
  434. mtctr r0
  435. bge cr1,2f
  436. la r8,-4(r4)
  437. la r7,-4(r3)
  438. 1: lwzu r0,4(r8)
  439. stwu r0,4(r7)
  440. bdnz 1b
  441. b 4f
  442. 2: slwi r0,r0,2
  443. add r8,r4,r0
  444. add r7,r3,r0
  445. 3: lwzu r0,-4(r8)
  446. stwu r0,-4(r7)
  447. bdnz 3b
  448. /*
  449. * Now flush the cache: note that we must start from a cache aligned
  450. * address. Otherwise we might miss one cache line.
  451. */
  452. 4: cmpwi r6,0
  453. add r5,r3,r5
  454. beq 7f /* Always flush prefetch queue in any case */
  455. subi r0,r6,1
  456. andc r3,r3,r0
  457. mr r4,r3
  458. 5: dcbst 0,r4
  459. add r4,r4,r6
  460. cmplw r4,r5
  461. blt 5b
  462. sync /* Wait for all dcbst to complete on bus */
  463. mr r4,r3
  464. 6: icbi 0,r4
  465. add r4,r4,r6
  466. cmplw r4,r5
  467. blt 6b
  468. 7: sync /* Wait for all icbi to complete on bus */
  469. isync
  470. /*
  471. * We are done. Do not return, instead branch to second part of board
  472. * initialization, now running from RAM.
  473. */
  474. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  475. mtlr r0
  476. blr
  477. in_ram:
  478. /*
  479. * Relocation Function, r12 point to got2+0x8000
  480. *
  481. * Adjust got2 pointers, no need to check for 0, this code
  482. * already puts a few entries in the table.
  483. */
  484. li r0,__got2_entries@sectoff@l
  485. la r3,GOT(_GOT2_TABLE_)
  486. lwz r11,GOT(_GOT2_TABLE_)
  487. mtctr r0
  488. sub r11,r3,r11
  489. addi r3,r3,-4
  490. 1: lwzu r0,4(r3)
  491. cmpwi r0,0
  492. beq- 2f
  493. add r0,r0,r11
  494. stw r0,0(r3)
  495. 2: bdnz 1b
  496. /*
  497. * Now adjust the fixups and the pointers to the fixups
  498. * in case we need to move ourselves again.
  499. */
  500. li r0,__fixup_entries@sectoff@l
  501. lwz r3,GOT(_FIXUP_TABLE_)
  502. cmpwi r0,0
  503. mtctr r0
  504. addi r3,r3,-4
  505. beq 4f
  506. 3: lwzu r4,4(r3)
  507. lwzux r0,r4,r11
  508. cmpwi r0,0
  509. add r0,r0,r11
  510. stw r4,0(r3)
  511. beq- 5f
  512. stw r0,0(r4)
  513. 5: bdnz 3b
  514. 4:
  515. clear_bss:
  516. /*
  517. * Now clear BSS segment
  518. */
  519. lwz r3,GOT(__bss_start)
  520. lwz r4,GOT(__bss_end__)
  521. cmplw 0, r3, r4
  522. beq 6f
  523. li r0, 0
  524. 5:
  525. stw r0, 0(r3)
  526. addi r3, r3, 4
  527. cmplw 0, r3, r4
  528. bne 5b
  529. 6:
  530. mr r3, r9 /* Global Data pointer */
  531. mr r4, r10 /* Destination Address */
  532. bl board_init_r
  533. /*
  534. * Copy exception vector code to low memory
  535. *
  536. * r3: dest_addr
  537. * r7: source address, r8: end address, r9: target address
  538. */
  539. .globl trap_init
  540. trap_init:
  541. mflr r4 /* save link register */
  542. GET_GOT
  543. lwz r7, GOT(_start)
  544. lwz r8, GOT(_end_of_vectors)
  545. li r9, 0x100 /* reset vector always at 0x100 */
  546. cmplw 0, r7, r8
  547. bgelr /* return if r7>=r8 - just in case */
  548. 1:
  549. lwz r0, 0(r7)
  550. stw r0, 0(r9)
  551. addi r7, r7, 4
  552. addi r9, r9, 4
  553. cmplw 0, r7, r8
  554. bne 1b
  555. /*
  556. * relocate `hdlr' and `int_return' entries
  557. */
  558. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  559. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  560. 2:
  561. bl trap_reloc
  562. addi r7, r7, 0x100 /* next exception vector */
  563. cmplw 0, r7, r8
  564. blt 2b
  565. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  566. bl trap_reloc
  567. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  568. bl trap_reloc
  569. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  570. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  571. 3:
  572. bl trap_reloc
  573. addi r7, r7, 0x100 /* next exception vector */
  574. cmplw 0, r7, r8
  575. blt 3b
  576. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  577. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  578. 4:
  579. bl trap_reloc
  580. addi r7, r7, 0x100 /* next exception vector */
  581. cmplw 0, r7, r8
  582. blt 4b
  583. mtlr r4 /* restore link register */
  584. blr