start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <version.h>
  27. #include <asm/hardware.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from RAM!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * These are defined in the board-specific linker script.
  71. */
  72. .globl _bss_start
  73. _bss_start:
  74. .word __bss_start
  75. .globl _bss_end
  76. _bss_end:
  77. .word _end
  78. #ifdef CONFIG_USE_IRQ
  79. /* IRQ stack memory (calculated at run-time) */
  80. .globl IRQ_STACK_START
  81. IRQ_STACK_START:
  82. .word 0x0badc0de
  83. /* IRQ stack memory (calculated at run-time) */
  84. .globl FIQ_STACK_START
  85. FIQ_STACK_START:
  86. .word 0x0badc0de
  87. #endif
  88. /*
  89. * the actual reset code
  90. */
  91. reset:
  92. /*
  93. * set the cpu to SVC32 mode
  94. */
  95. mrs r0,cpsr
  96. bic r0,r0,#0x1f
  97. orr r0,r0,#0x13
  98. msr cpsr,r0
  99. /*
  100. * we do sys-critical inits only at reboot,
  101. * not when booting from ram!
  102. */
  103. #ifdef CONFIG_INIT_CRITICAL
  104. bl cpu_init_crit
  105. #endif
  106. relocate: /* relocate U-Boot to RAM */
  107. adr r0, _start /* r0 <- current position of code */
  108. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  109. cmp r0, r1 /* don't reloc during debug */
  110. beq stack_setup
  111. ldr r2, _armboot_start
  112. ldr r3, _bss_start
  113. sub r2, r3, r2 /* r2 <- size of armboot */
  114. add r2, r0, r2 /* r2 <- source end address */
  115. copy_loop:
  116. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  117. stmia r1!, {r3-r10} /* copy to target address [r1] */
  118. cmp r0, r2 /* until source end addreee [r2] */
  119. ble copy_loop
  120. /* Set up the stack */
  121. stack_setup:
  122. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  123. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  124. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  125. #ifdef CONFIG_USE_IRQ
  126. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  127. #endif
  128. sub sp, r0, #12 /* leave 3 words for abort-stack */
  129. clear_bss:
  130. ldr r0, _bss_start /* find start of bss segment */
  131. ldr r1, _bss_end /* stop here */
  132. mov r2, #0x00000000 /* clear */
  133. clbss_l:str r2, [r0] /* clear loop... */
  134. add r0, r0, #4
  135. cmp r0, r1
  136. bne clbss_l
  137. ldr pc, _start_armboot
  138. _start_armboot: .word start_armboot
  139. /*
  140. *************************************************************************
  141. *
  142. * CPU_init_critical registers
  143. *
  144. * setup important registers
  145. * setup memory timing
  146. *
  147. *************************************************************************
  148. */
  149. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  150. /* Interupt-Controller base addresses */
  151. INTMR1: .word 0x80000280 @ 32 bit size
  152. INTMR2: .word 0x80001280 @ 16 bit size
  153. INTMR3: .word 0x80002280 @ 8 bit size
  154. /* SYSCONs */
  155. SYSCON1: .word 0x80000100
  156. SYSCON2: .word 0x80001100
  157. SYSCON3: .word 0x80002200
  158. #define CLKCTL 0x6 /* mask */
  159. #define CLKCTL_18 0x0 /* 18.432 MHz */
  160. #define CLKCTL_36 0x2 /* 36.864 MHz */
  161. #define CLKCTL_49 0x4 /* 49.152 MHz */
  162. #define CLKCTL_73 0x6 /* 73.728 MHz */
  163. #endif
  164. cpu_init_crit:
  165. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  166. /*
  167. * mask all IRQs by clearing all bits in the INTMRs
  168. */
  169. mov r1, #0x00
  170. ldr r0, INTMR1
  171. str r1, [r0]
  172. ldr r0, INTMR2
  173. str r1, [r0]
  174. ldr r0, INTMR3
  175. str r1, [r0]
  176. /*
  177. * flush v4 I/D caches
  178. */
  179. mov r0, #0
  180. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  181. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  182. /*
  183. * disable MMU stuff and caches
  184. */
  185. mrc p15,0,r0,c1,c0
  186. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  187. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  188. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  189. mcr p15,0,r0,c1,c0
  190. #elif defined(CONFIG_NETARM)
  191. /*
  192. * prior to software reset : need to set pin PORTC4 to be *HRESET
  193. */
  194. ldr r0, =NETARM_GEN_MODULE_BASE
  195. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  196. NETARM_GEN_PORT_DIR(0x10))
  197. str r1, [r0, #+NETARM_GEN_PORTC]
  198. /*
  199. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  200. * for an explanation of this process
  201. */
  202. ldr r0, =NETARM_GEN_MODULE_BASE
  203. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  204. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  205. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  206. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  207. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  208. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  209. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  210. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  211. /*
  212. * setup PLL and System Config
  213. */
  214. ldr r0, =NETARM_GEN_MODULE_BASE
  215. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  216. NETARM_GEN_SYS_CFG_BUSFULL | \
  217. NETARM_GEN_SYS_CFG_USER_EN | \
  218. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  219. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  220. NETARM_GEN_SYS_CFG_BUSMON_EN )
  221. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  222. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  223. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  224. NETARM_GEN_PLL_CTL_INDIV(1) | \
  225. NETARM_GEN_PLL_CTL_ICP_DEF | \
  226. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  227. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  228. /*
  229. * mask all IRQs by clearing all bits in the INTMRs
  230. */
  231. mov r1, #0
  232. ldr r0, =NETARM_GEN_MODULE_BASE
  233. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  234. #elif defined(CONFIG_S3C4510B)
  235. /*
  236. * Mask off all IRQ sources
  237. */
  238. ldr r1, =REG_INTMASK
  239. ldr r0, =0x3FFFFF
  240. str r0, [r1]
  241. /*
  242. * Disable Cache
  243. */
  244. ldr r0, =REG_SYSCFG
  245. ldr r1, =0x83ffffa0 /* cache-disabled */
  246. str r1, [r0]
  247. #else
  248. #error No cpu_init_crit() defined for current CPU type
  249. #endif
  250. #ifdef CONFIG_ARM7_REVD
  251. /* set clock speed */
  252. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  253. /* !!! not doing DRAM refresh properly! */
  254. ldr r0, SYSCON3
  255. ldr r1, [r0]
  256. bic r1, r1, #CLKCTL
  257. orr r1, r1, #CLKCTL_36
  258. str r1, [r0]
  259. #endif
  260. /*
  261. * before relocating, we have to setup RAM timing
  262. * because memory timing is board-dependent, you will
  263. * find a memsetup.S in your board directory.
  264. */
  265. mov ip, lr
  266. bl memsetup
  267. mov lr, ip
  268. mov pc, lr
  269. /*
  270. *************************************************************************
  271. *
  272. * Interrupt handling
  273. *
  274. *************************************************************************
  275. */
  276. @
  277. @ IRQ stack frame.
  278. @
  279. #define S_FRAME_SIZE 72
  280. #define S_OLD_R0 68
  281. #define S_PSR 64
  282. #define S_PC 60
  283. #define S_LR 56
  284. #define S_SP 52
  285. #define S_IP 48
  286. #define S_FP 44
  287. #define S_R10 40
  288. #define S_R9 36
  289. #define S_R8 32
  290. #define S_R7 28
  291. #define S_R6 24
  292. #define S_R5 20
  293. #define S_R4 16
  294. #define S_R3 12
  295. #define S_R2 8
  296. #define S_R1 4
  297. #define S_R0 0
  298. #define MODE_SVC 0x13
  299. #define I_BIT 0x80
  300. /*
  301. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  302. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  303. */
  304. .macro bad_save_user_regs
  305. sub sp, sp, #S_FRAME_SIZE
  306. stmia sp, {r0 - r12} @ Calling r0-r12
  307. add r8, sp, #S_PC
  308. ldr r2, _armboot_start
  309. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  310. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  311. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  312. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  313. add r5, sp, #S_SP
  314. mov r1, lr
  315. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  316. mov r0, sp
  317. .endm
  318. .macro irq_save_user_regs
  319. sub sp, sp, #S_FRAME_SIZE
  320. stmia sp, {r0 - r12} @ Calling r0-r12
  321. add r8, sp, #S_PC
  322. stmdb r8, {sp, lr}^ @ Calling SP, LR
  323. str lr, [r8, #0] @ Save calling PC
  324. mrs r6, spsr
  325. str r6, [r8, #4] @ Save CPSR
  326. str r0, [r8, #8] @ Save OLD_R0
  327. mov r0, sp
  328. .endm
  329. .macro irq_restore_user_regs
  330. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  331. mov r0, r0
  332. ldr lr, [sp, #S_PC] @ Get PC
  333. add sp, sp, #S_FRAME_SIZE
  334. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  335. .endm
  336. .macro get_bad_stack
  337. ldr r13, _armboot_start @ setup our mode stack
  338. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  339. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  340. str lr, [r13] @ save caller lr / spsr
  341. mrs lr, spsr
  342. str lr, [r13, #4]
  343. mov r13, #MODE_SVC @ prepare SVC-Mode
  344. msr spsr_c, r13
  345. mov lr, pc
  346. movs pc, lr
  347. .endm
  348. .macro get_irq_stack @ setup IRQ stack
  349. ldr sp, IRQ_STACK_START
  350. .endm
  351. .macro get_fiq_stack @ setup FIQ stack
  352. ldr sp, FIQ_STACK_START
  353. .endm
  354. /*
  355. * exception handlers
  356. */
  357. .align 5
  358. undefined_instruction:
  359. get_bad_stack
  360. bad_save_user_regs
  361. bl do_undefined_instruction
  362. .align 5
  363. software_interrupt:
  364. get_bad_stack
  365. bad_save_user_regs
  366. bl do_software_interrupt
  367. .align 5
  368. prefetch_abort:
  369. get_bad_stack
  370. bad_save_user_regs
  371. bl do_prefetch_abort
  372. .align 5
  373. data_abort:
  374. get_bad_stack
  375. bad_save_user_regs
  376. bl do_data_abort
  377. .align 5
  378. not_used:
  379. get_bad_stack
  380. bad_save_user_regs
  381. bl do_not_used
  382. #ifdef CONFIG_USE_IRQ
  383. .align 5
  384. irq:
  385. get_irq_stack
  386. irq_save_user_regs
  387. bl do_irq
  388. irq_restore_user_regs
  389. .align 5
  390. fiq:
  391. get_fiq_stack
  392. /* someone ought to write a more effiction fiq_save_user_regs */
  393. irq_save_user_regs
  394. bl do_fiq
  395. irq_restore_user_regs
  396. #else
  397. .align 5
  398. irq:
  399. get_bad_stack
  400. bad_save_user_regs
  401. bl do_irq
  402. .align 5
  403. fiq:
  404. get_bad_stack
  405. bad_save_user_regs
  406. bl do_fiq
  407. #endif
  408. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  409. .align 5
  410. .globl reset_cpu
  411. reset_cpu:
  412. mov ip, #0
  413. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  414. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  415. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  416. bic ip, ip, #0x000f @ ............wcam
  417. bic ip, ip, #0x2100 @ ..v....s........
  418. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  419. mov pc, r0
  420. #elif defined(CONFIG_NETARM)
  421. .align 5
  422. .globl reset_cpu
  423. reset_cpu:
  424. ldr r1, =NETARM_MEM_MODULE_BASE
  425. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  426. ldr r1, =0xFFFFF000
  427. and r0, r1, r0
  428. ldr r1, =(relocate-TEXT_BASE)
  429. add r0, r1, r0
  430. ldr r4, =NETARM_GEN_MODULE_BASE
  431. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  432. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  433. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  434. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  435. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  436. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  437. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  438. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  439. mov pc, r0
  440. #elif defined(CONFIG_S3C4510B)
  441. /* Nothing done here as reseting the CPU is board specific, depending
  442. * on external peripherals such as watchdog timers, etc. */
  443. #else
  444. #error No reset_cpu() defined for current CPU type
  445. #endif