cpu.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <clps7111.h>
  34. #include <asm/hardware.h>
  35. int cpu_init (void)
  36. {
  37. /*
  38. * setup up stacks if necessary
  39. */
  40. #ifdef CONFIG_USE_IRQ
  41. DECLARE_GLOBAL_DATA_PTR;
  42. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  43. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  44. #endif
  45. return 0;
  46. }
  47. int cleanup_before_linux (void)
  48. {
  49. /*
  50. * this function is called just before we call linux
  51. * it prepares the processor for linux
  52. *
  53. * we turn off caches etc ...
  54. * and we set the CPU-speed to 73 MHz - see start.S for details
  55. */
  56. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  57. unsigned long i;
  58. disable_interrupts ();
  59. /* turn off I-cache */
  60. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  61. i &= ~0x1000;
  62. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  63. /* flush I-cache */
  64. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  65. #ifdef CONFIG_ARM7_REVD
  66. /* go to high speed */
  67. IO_SYSCON3 = (IO_SYSCON3 & ~CLKCTL) | CLKCTL_73;
  68. #endif
  69. #elif defined(CONFIG_NETARM) || defined(CONFIG_S3C4510B)
  70. disable_interrupts ();
  71. /* Nothing more needed */
  72. #else
  73. #error No cleanup_before_linux() defined for this CPU type
  74. #endif
  75. return 0;
  76. }
  77. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  78. {
  79. extern void reset_cpu (ulong addr);
  80. disable_interrupts ();
  81. reset_cpu (0);
  82. /*NOTREACHED*/
  83. return (0);
  84. }
  85. /*
  86. * Instruction and Data cache enable and disable functions
  87. *
  88. */
  89. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
  90. /* read co-processor 15, register #1 (control register) */
  91. static unsigned long read_p15_c1(void)
  92. {
  93. unsigned long value;
  94. __asm__ __volatile__(
  95. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  96. : "=r" (value)
  97. :
  98. : "memory");
  99. /* printf("p15/c1 is = %08lx\n", value); */
  100. return value;
  101. }
  102. /* write to co-processor 15, register #1 (control register) */
  103. static void write_p15_c1(unsigned long value)
  104. {
  105. /* printf("write %08lx to p15/c1\n", value); */
  106. __asm__ __volatile__(
  107. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  108. :
  109. : "r" (value)
  110. : "memory");
  111. read_p15_c1();
  112. }
  113. static void cp_delay (void)
  114. {
  115. volatile int i;
  116. /* copro seems to need some delay between reading and writing */
  117. for (i = 0; i < 100; i++);
  118. }
  119. /* See also ARM Ref. Man. */
  120. #define C1_MMU (1<<0) /* mmu off/on */
  121. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  122. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  123. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  124. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  125. #define C1_SYS_PROT (1<<8) /* system protection */
  126. #define C1_ROM_PROT (1<<9) /* ROM protection */
  127. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  128. void icache_enable (void)
  129. {
  130. ulong reg;
  131. reg = read_p15_c1 ();
  132. cp_delay ();
  133. write_p15_c1 (reg | C1_IDC);
  134. }
  135. void icache_disable (void)
  136. {
  137. ulong reg;
  138. reg = read_p15_c1 ();
  139. cp_delay ();
  140. write_p15_c1 (reg & ~C1_IDC);
  141. }
  142. int icache_status (void)
  143. {
  144. return (read_p15_c1 () & C1_IDC) != 0;
  145. }
  146. void dcache_enable (void)
  147. {
  148. ulong reg;
  149. reg = read_p15_c1 ();
  150. cp_delay ();
  151. write_p15_c1 (reg | C1_IDC);
  152. }
  153. void dcache_disable (void)
  154. {
  155. ulong reg;
  156. reg = read_p15_c1 ();
  157. cp_delay ();
  158. write_p15_c1 (reg & ~C1_IDC);
  159. }
  160. int dcache_status (void)
  161. {
  162. return (read_p15_c1 () & C1_IDC) != 0;
  163. }
  164. #elif defined(CONFIG_S3C4510B)
  165. void icache_enable (void)
  166. {
  167. s32 i;
  168. /* disable all cache bits */
  169. CLR_REG( REG_SYSCFG, 0x3F);
  170. /* 8KB cache, write enable */
  171. SET_REG( REG_SYSCFG, CACHE_WRITE_BUFF | CACHE_MODE_01);
  172. /* clear TAG RAM bits */
  173. for ( i = 0; i < 256; i++)
  174. PUT_REG( CACHE_TAG_RAM + 4*i, 0x00000000);
  175. /* clear SET0 RAM */
  176. for(i=0; i < 1024; i++)
  177. PUT_REG( CACHE_SET0_RAM + 4*i, 0x00000000);
  178. /* clear SET1 RAM */
  179. for(i=0; i < 1024; i++)
  180. PUT_REG( CACHE_SET1_RAM + 4*i, 0x00000000);
  181. /* enable cache */
  182. SET_REG( REG_SYSCFG, CACHE_ENABLE);
  183. }
  184. void icache_disable (void)
  185. {
  186. /* disable all cache bits */
  187. CLR_REG( REG_SYSCFG, 0x3F);
  188. }
  189. int icache_status (void)
  190. {
  191. return GET_REG( REG_SYSCFG) & CACHE_ENABLE;
  192. }
  193. void dcache_enable (void)
  194. {
  195. /* we don't have seperate instruction/data caches */
  196. icache_enable();
  197. }
  198. void dcache_disable (void)
  199. {
  200. /* we don't have seperate instruction/data caches */
  201. icache_disable();
  202. }
  203. int dcache_status (void)
  204. {
  205. /* we don't have seperate instruction/data caches */
  206. return icache_status();
  207. }
  208. #else
  209. #error No icache/dcache enable/disable functions defined for this CPU type
  210. #endif