spl_mem_init.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * Freescale i.MX28 RAM init
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <config.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include "mxs_init.h"
  30. static uint32_t dram_vals[] = {
  31. /*
  32. * i.MX28 DDR2 at 200MHz
  33. */
  34. #if defined(CONFIG_MX28)
  35. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  36. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  37. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  38. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  39. 0x00000000, 0x00000100, 0x00000000, 0x00000000,
  40. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  41. 0x00000000, 0x00000000, 0x00010101, 0x01010101,
  42. 0x000f0f01, 0x0f02020a, 0x00000000, 0x00010101,
  43. 0x00000100, 0x00000100, 0x00000000, 0x00000002,
  44. 0x01010000, 0x05060302, 0x06005003, 0x0a0000c8,
  45. 0x02009c40, 0x0000030c, 0x0036a609, 0x031a0612,
  46. 0x02030202, 0x00c8001c, 0x00000000, 0x00000000,
  47. 0x00012100, 0xffff0303, 0x00012100, 0xffff0303,
  48. 0x00012100, 0xffff0303, 0x00012100, 0xffff0303,
  49. 0x00000003, 0x00000000, 0x00000000, 0x00000000,
  50. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  51. 0x00000000, 0x00000000, 0x00000612, 0x01000F02,
  52. 0x06120612, 0x00000200, 0x00020007, 0xf5014b27,
  53. 0xf5014b27, 0xf5014b27, 0xf5014b27, 0x07000300,
  54. 0x07000300, 0x07000300, 0x07000300, 0x00000006,
  55. 0x00000000, 0x00000000, 0x01000000, 0x01020408,
  56. 0x08040201, 0x000f1133, 0x00000000, 0x00001f04,
  57. 0x00001f04, 0x00001f04, 0x00001f04, 0x00001f04,
  58. 0x00001f04, 0x00001f04, 0x00001f04, 0x00000000,
  59. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  60. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  61. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  62. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  63. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  64. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  65. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  66. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  67. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  68. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  69. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  70. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  71. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  72. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  73. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  74. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  75. 0x00000000, 0x00000000, 0x00010000, 0x00020304,
  76. 0x00000004, 0x00000000, 0x00000000, 0x00000000,
  77. 0x00000000, 0x00000000, 0x00000000, 0x01010000,
  78. 0x01000000, 0x03030000, 0x00010303, 0x01020202,
  79. 0x00000000, 0x02040303, 0x21002103, 0x00061200,
  80. 0x06120612, 0x04320432, 0x04320432, 0x00040004,
  81. 0x00040004, 0x00000000, 0x00000000, 0x00000000,
  82. 0x00000000, 0x00010001
  83. #else
  84. #error Unsupported memory initialization
  85. #endif
  86. };
  87. void __mxs_adjust_memory_params(uint32_t *dram_vals)
  88. {
  89. }
  90. void mxs_adjust_memory_params(uint32_t *dram_vals)
  91. __attribute__((weak, alias("__mxs_adjust_memory_params")));
  92. static void initialize_dram_values(void)
  93. {
  94. int i;
  95. mxs_adjust_memory_params(dram_vals);
  96. for (i = 0; i < ARRAY_SIZE(dram_vals); i++)
  97. writel(dram_vals[i], MXS_DRAM_BASE + (4 * i));
  98. }
  99. static void mxs_mem_init_clock(void)
  100. {
  101. struct mxs_clkctrl_regs *clkctrl_regs =
  102. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  103. /* Gate EMI clock */
  104. writeb(CLKCTRL_FRAC_CLKGATE,
  105. &clkctrl_regs->hw_clkctrl_frac0_set[CLKCTRL_FRAC0_EMI]);
  106. /* Set fractional divider for ref_emi to 480 * 18 / 21 = 411MHz */
  107. writeb(CLKCTRL_FRAC_CLKGATE | (21 & CLKCTRL_FRAC_FRAC_MASK),
  108. &clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_EMI]);
  109. /* Ungate EMI clock */
  110. writeb(CLKCTRL_FRAC_CLKGATE,
  111. &clkctrl_regs->hw_clkctrl_frac0_clr[CLKCTRL_FRAC0_EMI]);
  112. early_delay(11000);
  113. /* Set EMI clock divider for EMI clock to 411 / 2 = 205MHz */
  114. writel((2 << CLKCTRL_EMI_DIV_EMI_OFFSET) |
  115. (1 << CLKCTRL_EMI_DIV_XTAL_OFFSET),
  116. &clkctrl_regs->hw_clkctrl_emi);
  117. /* Unbypass EMI */
  118. writel(CLKCTRL_CLKSEQ_BYPASS_EMI,
  119. &clkctrl_regs->hw_clkctrl_clkseq_clr);
  120. early_delay(10000);
  121. }
  122. static void mxs_mem_setup_cpu_and_hbus(void)
  123. {
  124. struct mxs_clkctrl_regs *clkctrl_regs =
  125. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  126. /* Set fractional divider for ref_cpu to 480 * 18 / 19 = 454MHz
  127. * and ungate CPU clock */
  128. writeb(19 & CLKCTRL_FRAC_FRAC_MASK,
  129. (uint8_t *)&clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_CPU]);
  130. /* Set CPU bypass */
  131. writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
  132. &clkctrl_regs->hw_clkctrl_clkseq_set);
  133. /* HBUS = 151MHz */
  134. writel(CLKCTRL_HBUS_DIV_MASK, &clkctrl_regs->hw_clkctrl_hbus_set);
  135. writel(((~3) << CLKCTRL_HBUS_DIV_OFFSET) & CLKCTRL_HBUS_DIV_MASK,
  136. &clkctrl_regs->hw_clkctrl_hbus_clr);
  137. early_delay(10000);
  138. /* CPU clock divider = 1 */
  139. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_cpu,
  140. CLKCTRL_CPU_DIV_CPU_MASK, 1);
  141. /* Disable CPU bypass */
  142. writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
  143. &clkctrl_regs->hw_clkctrl_clkseq_clr);
  144. early_delay(15000);
  145. }
  146. static void mxs_mem_setup_vdda(void)
  147. {
  148. struct mxs_power_regs *power_regs =
  149. (struct mxs_power_regs *)MXS_POWER_BASE;
  150. writel((0xc << POWER_VDDACTRL_TRG_OFFSET) |
  151. (0x7 << POWER_VDDACTRL_BO_OFFSET_OFFSET) |
  152. POWER_VDDACTRL_LINREG_OFFSET_1STEPS_BELOW,
  153. &power_regs->hw_power_vddactrl);
  154. }
  155. uint32_t mxs_mem_get_size(void)
  156. {
  157. uint32_t sz, da;
  158. uint32_t *vt = (uint32_t *)0x20;
  159. /* The following is "subs pc, r14, #4", used as return from DABT. */
  160. const uint32_t data_abort_memdetect_handler = 0xe25ef004;
  161. /* Replace the DABT handler. */
  162. da = vt[4];
  163. vt[4] = data_abort_memdetect_handler;
  164. sz = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  165. /* Restore the old DABT handler. */
  166. vt[4] = da;
  167. return sz;
  168. }
  169. void mxs_mem_init(void)
  170. {
  171. struct mxs_clkctrl_regs *clkctrl_regs =
  172. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  173. struct mxs_pinctrl_regs *pinctrl_regs =
  174. (struct mxs_pinctrl_regs *)MXS_PINCTRL_BASE;
  175. /* Set DDR2 mode */
  176. writel(PINCTRL_EMI_DS_CTRL_DDR_MODE_DDR2,
  177. &pinctrl_regs->hw_pinctrl_emi_ds_ctrl_set);
  178. /* Power up PLL0 */
  179. writel(CLKCTRL_PLL0CTRL0_POWER,
  180. &clkctrl_regs->hw_clkctrl_pll0ctrl0_set);
  181. early_delay(11000);
  182. mxs_mem_init_clock();
  183. mxs_mem_setup_vdda();
  184. /*
  185. * Configure the DRAM registers
  186. */
  187. /* Clear START bit from DRAM_CTL16 */
  188. clrbits_le32(MXS_DRAM_BASE + 0x40, 1);
  189. initialize_dram_values();
  190. /* Clear SREFRESH bit from DRAM_CTL17 */
  191. clrbits_le32(MXS_DRAM_BASE + 0x44, 1);
  192. /* Set START bit in DRAM_CTL16 */
  193. setbits_le32(MXS_DRAM_BASE + 0x40, 1);
  194. /* Wait for bit 20 (DRAM init complete) in DRAM_CTL58 */
  195. while (!(readl(MXS_DRAM_BASE + 0xe8) & (1 << 20)))
  196. ;
  197. early_delay(10000);
  198. mxs_mem_setup_cpu_and_hbus();
  199. }