board.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * board.c
  3. *
  4. * Common board functions for AM33XX based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  37. struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  38. static const struct gpio_bank gpio_bank_am33xx[4] = {
  39. { (void *)AM33XX_GPIO0_BASE, METHOD_GPIO_24XX },
  40. { (void *)AM33XX_GPIO1_BASE, METHOD_GPIO_24XX },
  41. { (void *)AM33XX_GPIO2_BASE, METHOD_GPIO_24XX },
  42. { (void *)AM33XX_GPIO3_BASE, METHOD_GPIO_24XX },
  43. };
  44. const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
  45. /* MII mode defines */
  46. #define MII_MODE_ENABLE 0x0
  47. #define RGMII_MODE_ENABLE 0xA
  48. /* GPIO that controls power to DDR on EVM-SK */
  49. #define GPIO_DDR_VTT_EN 7
  50. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  51. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  52. static inline int board_is_bone(void)
  53. {
  54. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_bone_lt(void)
  57. {
  58. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  59. }
  60. static inline int board_is_evm_sk(void)
  61. {
  62. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  63. }
  64. /*
  65. * Read header information from EEPROM into global structure.
  66. */
  67. static int read_eeprom(void)
  68. {
  69. /* Check if baseboard eeprom is available */
  70. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  71. puts("Could not probe the EEPROM; something fundamentally "
  72. "wrong on the I2C bus.\n");
  73. return -ENODEV;
  74. }
  75. /* read the eeprom using i2c */
  76. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  77. sizeof(header))) {
  78. puts("Could not read the EEPROM; something fundamentally"
  79. " wrong on the I2C bus.\n");
  80. return -EIO;
  81. }
  82. if (header.magic != 0xEE3355AA) {
  83. /*
  84. * read the eeprom using i2c again,
  85. * but use only a 1 byte address
  86. */
  87. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  88. (uchar *)&header, sizeof(header))) {
  89. puts("Could not read the EEPROM; something "
  90. "fundamentally wrong on the I2C bus.\n");
  91. return -EIO;
  92. }
  93. if (header.magic != 0xEE3355AA) {
  94. printf("Incorrect magic number (0x%x) in EEPROM\n",
  95. header.magic);
  96. return -EINVAL;
  97. }
  98. }
  99. return 0;
  100. }
  101. /* UART Defines */
  102. #ifdef CONFIG_SPL_BUILD
  103. #define UART_RESET (0x1 << 1)
  104. #define UART_CLK_RUNNING_MASK 0x1
  105. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  106. #endif
  107. /*
  108. * Determine what type of DDR we have.
  109. */
  110. static short inline board_memory_type(void)
  111. {
  112. /* The following boards are known to use DDR3. */
  113. if (board_is_evm_sk() || board_is_bone_lt())
  114. return EMIF_REG_SDRAM_TYPE_DDR3;
  115. return EMIF_REG_SDRAM_TYPE_DDR2;
  116. }
  117. /*
  118. * early system init of muxing and clocks.
  119. */
  120. void s_init(void)
  121. {
  122. /* WDT1 is already running when the bootloader gets control
  123. * Disable it to avoid "random" resets
  124. */
  125. writel(0xAAAA, &wdtimer->wdtwspr);
  126. while (readl(&wdtimer->wdtwwps) != 0x0)
  127. ;
  128. writel(0x5555, &wdtimer->wdtwspr);
  129. while (readl(&wdtimer->wdtwwps) != 0x0)
  130. ;
  131. #ifdef CONFIG_SPL_BUILD
  132. /* Setup the PLLs and the clocks for the peripherals */
  133. pll_init();
  134. /* UART softreset */
  135. u32 regVal;
  136. enable_uart0_pin_mux();
  137. regVal = readl(&uart_base->uartsyscfg);
  138. regVal |= UART_RESET;
  139. writel(regVal, &uart_base->uartsyscfg);
  140. while ((readl(&uart_base->uartsyssts) &
  141. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  142. ;
  143. /* Disable smart idle */
  144. regVal = readl(&uart_base->uartsyscfg);
  145. regVal |= UART_SMART_IDLE_EN;
  146. writel(regVal, &uart_base->uartsyscfg);
  147. gd = &gdata;
  148. preloader_console_init();
  149. /* Initalize the board header */
  150. enable_i2c0_pin_mux();
  151. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  152. if (read_eeprom() < 0)
  153. puts("Could not get board ID.\n");
  154. enable_board_pin_mux(&header);
  155. if (board_is_evm_sk()) {
  156. /*
  157. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  158. * This is safe enough to do on older revs.
  159. */
  160. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  161. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  162. }
  163. config_ddr(board_memory_type());
  164. #endif
  165. }
  166. #if defined(CONFIG_OMAP_HSMMC) && !defined(CONFIG_SPL_BUILD)
  167. int board_mmc_init(bd_t *bis)
  168. {
  169. int ret;
  170. ret = omap_mmc_init(0, 0, 0);
  171. if (ret)
  172. return ret;
  173. return omap_mmc_init(1, 0, 0);
  174. }
  175. #endif
  176. void setup_clocks_for_console(void)
  177. {
  178. /* Not yet implemented */
  179. return;
  180. }
  181. /*
  182. * Basic board specific setup. Pinmux has been handled already.
  183. */
  184. int board_init(void)
  185. {
  186. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  187. if (read_eeprom() < 0)
  188. puts("Could not get board ID.\n");
  189. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  190. return 0;
  191. }
  192. #ifdef CONFIG_DRIVER_TI_CPSW
  193. static void cpsw_control(int enabled)
  194. {
  195. /* VTP can be added here */
  196. return;
  197. }
  198. static struct cpsw_slave_data cpsw_slaves[] = {
  199. {
  200. .slave_reg_ofs = 0x208,
  201. .sliver_reg_ofs = 0xd80,
  202. .phy_id = 0,
  203. },
  204. {
  205. .slave_reg_ofs = 0x308,
  206. .sliver_reg_ofs = 0xdc0,
  207. .phy_id = 1,
  208. },
  209. };
  210. static struct cpsw_platform_data cpsw_data = {
  211. .mdio_base = AM335X_CPSW_MDIO_BASE,
  212. .cpsw_base = AM335X_CPSW_BASE,
  213. .mdio_div = 0xff,
  214. .channels = 8,
  215. .cpdma_reg_ofs = 0x800,
  216. .slaves = 1,
  217. .slave_data = cpsw_slaves,
  218. .ale_reg_ofs = 0xd00,
  219. .ale_entries = 1024,
  220. .host_port_reg_ofs = 0x108,
  221. .hw_stats_reg_ofs = 0x900,
  222. .mac_control = (1 << 5),
  223. .control = cpsw_control,
  224. .host_port_num = 0,
  225. .version = CPSW_CTRL_VERSION_2,
  226. };
  227. int board_eth_init(bd_t *bis)
  228. {
  229. uint8_t mac_addr[6];
  230. uint32_t mac_hi, mac_lo;
  231. if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
  232. debug("<ethaddr> not set. Reading from E-fuse\n");
  233. /* try reading mac address from efuse */
  234. mac_lo = readl(&cdev->macid0l);
  235. mac_hi = readl(&cdev->macid0h);
  236. mac_addr[0] = mac_hi & 0xFF;
  237. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  238. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  239. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  240. mac_addr[4] = mac_lo & 0xFF;
  241. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  242. if (is_valid_ether_addr(mac_addr))
  243. eth_setenv_enetaddr("ethaddr", mac_addr);
  244. else
  245. return -1;
  246. }
  247. if (board_is_bone() || board_is_bone_lt()) {
  248. writel(MII_MODE_ENABLE, &cdev->miisel);
  249. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  250. PHY_INTERFACE_MODE_MII;
  251. } else {
  252. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  253. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  254. PHY_INTERFACE_MODE_RGMII;
  255. }
  256. return cpsw_register(&cpsw_data);
  257. }
  258. #endif