mpc8572ds.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <tsec.h>
  37. #include <netdev.h>
  38. #include "../common/sgmii_riser.h"
  39. int checkboard (void)
  40. {
  41. u8 vboot;
  42. u8 *pixis_base = (u8 *)PIXIS_BASE;
  43. puts ("Board: MPC8572DS ");
  44. #ifdef CONFIG_PHYS_64BIT
  45. puts ("(36-bit addrmap) ");
  46. #endif
  47. printf ("Sys ID: 0x%02x, "
  48. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  49. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  50. in_8(pixis_base + PIXIS_PVER));
  51. vboot = in_8(pixis_base + PIXIS_VBOOT);
  52. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  53. case PIXIS_VBOOT_LBMAP_NOR0:
  54. puts ("vBank: 0\n");
  55. break;
  56. case PIXIS_VBOOT_LBMAP_PJET:
  57. puts ("Promjet\n");
  58. break;
  59. case PIXIS_VBOOT_LBMAP_NAND:
  60. puts ("NAND\n");
  61. break;
  62. case PIXIS_VBOOT_LBMAP_NOR1:
  63. puts ("vBank: 1\n");
  64. break;
  65. }
  66. return 0;
  67. }
  68. #if !defined(CONFIG_SPD_EEPROM)
  69. /*
  70. * Fixed sdram init -- doesn't use serial presence detect.
  71. */
  72. phys_size_t fixed_sdram (void)
  73. {
  74. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  75. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  76. uint d_init;
  77. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  78. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  79. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  80. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  81. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  82. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  83. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  84. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  85. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  86. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  87. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  88. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  89. #if defined (CONFIG_DDR_ECC)
  90. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  91. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  92. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  93. #endif
  94. asm("sync;isync");
  95. udelay(500);
  96. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  97. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  98. d_init = 1;
  99. debug("DDR - 1st controller: memory initializing\n");
  100. /*
  101. * Poll until memory is initialized.
  102. * 512 Meg at 400 might hit this 200 times or so.
  103. */
  104. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  105. udelay(1000);
  106. }
  107. debug("DDR: memory initialized\n\n");
  108. asm("sync; isync");
  109. udelay(500);
  110. #endif
  111. return 512 * 1024 * 1024;
  112. }
  113. #endif
  114. #ifdef CONFIG_PCIE1
  115. static struct pci_controller pcie1_hose;
  116. #endif
  117. #ifdef CONFIG_PCIE2
  118. static struct pci_controller pcie2_hose;
  119. #endif
  120. #ifdef CONFIG_PCIE3
  121. static struct pci_controller pcie3_hose;
  122. #endif
  123. #ifdef CONFIG_PCI
  124. void pci_init_board(void)
  125. {
  126. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  127. struct fsl_pci_info pci_info[3];
  128. u32 devdisr, pordevsr, io_sel, temp32;
  129. int first_free_busno = 0;
  130. int num = 0;
  131. int pcie_ep, pcie_configured;
  132. devdisr = in_be32(&gur->devdisr);
  133. pordevsr = in_be32(&gur->pordevsr);
  134. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  135. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  136. puts("\n");
  137. #ifdef CONFIG_PCIE3
  138. pcie_configured = is_serdes_configured(PCIE3);
  139. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  140. SET_STD_PCIE_INFO(pci_info[num], 3);
  141. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  142. printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
  143. pcie_ep ? "Endpoint" : "Root Complex",
  144. pci_info[num].regs);
  145. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  146. &pcie3_hose, first_free_busno);
  147. /*
  148. * Activate ULI1575 legacy chip by performing a fake
  149. * memory access. Needed to make ULI RTC work.
  150. * Device 1d has the first on-board memory BAR.
  151. */
  152. pci_hose_read_config_dword(&pcie3_hose, PCI_BDF(2, 0x1d, 0),
  153. PCI_BASE_ADDRESS_1, &temp32);
  154. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  155. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  156. temp32, 4, 0);
  157. debug(" uli1572 read to %p\n", p);
  158. in_be32(p);
  159. }
  160. } else {
  161. printf("PCIE3: disabled\n");
  162. }
  163. puts("\n");
  164. #else
  165. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  166. #endif
  167. #ifdef CONFIG_PCIE2
  168. pcie_configured = is_serdes_configured(PCIE2);
  169. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  170. SET_STD_PCIE_INFO(pci_info[num], 2);
  171. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  172. printf("PCIE2: connected to Slot 1 as %s (base addr %lx)\n",
  173. pcie_ep ? "Endpoint" : "Root Complex",
  174. pci_info[num].regs);
  175. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  176. &pcie2_hose, first_free_busno);
  177. } else {
  178. printf("PCIE2: disabled\n");
  179. }
  180. puts("\n");
  181. #else
  182. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  183. #endif
  184. #ifdef CONFIG_PCIE1
  185. pcie_configured = is_serdes_configured(PCIE1);
  186. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  187. SET_STD_PCIE_INFO(pci_info[num], 1);
  188. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  189. printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
  190. pcie_ep ? "Endpoint" : "Root Complex",
  191. pci_info[num].regs);
  192. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  193. &pcie1_hose, first_free_busno);
  194. } else {
  195. printf("PCIE1: disabled\n");
  196. }
  197. puts("\n");
  198. #else
  199. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  200. #endif
  201. }
  202. #endif
  203. int board_early_init_r(void)
  204. {
  205. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  206. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  207. /*
  208. * Remap Boot flash + PROMJET region to caching-inhibited
  209. * so that flash can be erased properly.
  210. */
  211. /* Flush d-cache and invalidate i-cache of any FLASH data */
  212. flush_dcache();
  213. invalidate_icache();
  214. /* invalidate existing TLB entry for flash + promjet */
  215. disable_tlb(flash_esel);
  216. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  217. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  218. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  219. return 0;
  220. }
  221. #ifdef CONFIG_TSEC_ENET
  222. int board_eth_init(bd_t *bis)
  223. {
  224. struct tsec_info_struct tsec_info[4];
  225. int num = 0;
  226. #ifdef CONFIG_TSEC1
  227. SET_STD_TSEC_INFO(tsec_info[num], 1);
  228. if (is_serdes_configured(SGMII_TSEC1)) {
  229. puts("eTSEC1 is in sgmii mode.\n");
  230. tsec_info[num].flags |= TSEC_SGMII;
  231. }
  232. num++;
  233. #endif
  234. #ifdef CONFIG_TSEC2
  235. SET_STD_TSEC_INFO(tsec_info[num], 2);
  236. if (is_serdes_configured(SGMII_TSEC2)) {
  237. puts("eTSEC2 is in sgmii mode.\n");
  238. tsec_info[num].flags |= TSEC_SGMII;
  239. }
  240. num++;
  241. #endif
  242. #ifdef CONFIG_TSEC3
  243. SET_STD_TSEC_INFO(tsec_info[num], 3);
  244. if (is_serdes_configured(SGMII_TSEC3)) {
  245. puts("eTSEC3 is in sgmii mode.\n");
  246. tsec_info[num].flags |= TSEC_SGMII;
  247. }
  248. num++;
  249. #endif
  250. #ifdef CONFIG_TSEC4
  251. SET_STD_TSEC_INFO(tsec_info[num], 4);
  252. if (is_serdes_configured(SGMII_TSEC4)) {
  253. puts("eTSEC4 is in sgmii mode.\n");
  254. tsec_info[num].flags |= TSEC_SGMII;
  255. }
  256. num++;
  257. #endif
  258. if (!num) {
  259. printf("No TSECs initialized\n");
  260. return 0;
  261. }
  262. #ifdef CONFIG_FSL_SGMII_RISER
  263. fsl_sgmii_riser_init(tsec_info, num);
  264. #endif
  265. tsec_eth_init(bis, tsec_info, num);
  266. return pci_eth_init(bis);
  267. }
  268. #endif
  269. #if defined(CONFIG_OF_BOARD_SETUP)
  270. void ft_board_setup(void *blob, bd_t *bd)
  271. {
  272. phys_addr_t base;
  273. phys_size_t size;
  274. ft_cpu_setup(blob, bd);
  275. base = getenv_bootm_low();
  276. size = getenv_bootm_size();
  277. fdt_fixup_memory(blob, (u64)base, (u64)size);
  278. FT_FSL_PCI_SETUP;
  279. #ifdef CONFIG_FSL_SGMII_RISER
  280. fsl_sgmii_riser_fdt_fixup(blob);
  281. #endif
  282. }
  283. #endif
  284. #ifdef CONFIG_MP
  285. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  286. void board_lmb_reserve(struct lmb *lmb)
  287. {
  288. cpu_mp_lmb_reserve(lmb);
  289. }
  290. #endif