mpc8536ds.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <spd.h>
  34. #include <miiphy.h>
  35. #include <libfdt.h>
  36. #include <spd_sdram.h>
  37. #include <fdt_support.h>
  38. #include <tsec.h>
  39. #include <netdev.h>
  40. #include <sata.h>
  41. #include "../common/sgmii_riser.h"
  42. int board_early_init_f (void)
  43. {
  44. #ifdef CONFIG_MMC
  45. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  46. setbits_be32(&gur->pmuxcr,
  47. (MPC85xx_PMUXCR_SD_DATA |
  48. MPC85xx_PMUXCR_SDHC_CD |
  49. MPC85xx_PMUXCR_SDHC_WP));
  50. #endif
  51. return 0;
  52. }
  53. int checkboard (void)
  54. {
  55. u8 vboot;
  56. u8 *pixis_base = (u8 *)PIXIS_BASE;
  57. puts("Board: MPC8536DS ");
  58. #ifdef CONFIG_PHYS_64BIT
  59. puts("(36-bit addrmap) ");
  60. #endif
  61. printf ("Sys ID: 0x%02x, "
  62. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  63. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  64. in_8(pixis_base + PIXIS_PVER));
  65. vboot = in_8(pixis_base + PIXIS_VBOOT);
  66. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
  67. case PIXIS_VBOOT_LBMAP_NOR0:
  68. puts ("vBank: 0\n");
  69. break;
  70. case PIXIS_VBOOT_LBMAP_NOR1:
  71. puts ("vBank: 1\n");
  72. break;
  73. case PIXIS_VBOOT_LBMAP_NOR2:
  74. puts ("vBank: 2\n");
  75. break;
  76. case PIXIS_VBOOT_LBMAP_NOR3:
  77. puts ("vBank: 3\n");
  78. break;
  79. case PIXIS_VBOOT_LBMAP_PJET:
  80. puts ("Promjet\n");
  81. break;
  82. case PIXIS_VBOOT_LBMAP_NAND:
  83. puts ("NAND\n");
  84. break;
  85. }
  86. return 0;
  87. }
  88. #if !defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Fixed sdram init -- doesn't use serial presence detect.
  91. */
  92. phys_size_t fixed_sdram (void)
  93. {
  94. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  95. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  96. uint d_init;
  97. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  98. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  99. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  100. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  101. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  102. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  103. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  104. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  105. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  106. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  107. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  108. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  109. #if defined (CONFIG_DDR_ECC)
  110. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  111. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  112. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  113. #endif
  114. asm("sync;isync");
  115. udelay(500);
  116. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  117. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  118. d_init = 1;
  119. debug("DDR - 1st controller: memory initializing\n");
  120. /*
  121. * Poll until memory is initialized.
  122. * 512 Meg at 400 might hit this 200 times or so.
  123. */
  124. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  125. udelay(1000);
  126. }
  127. debug("DDR: memory initialized\n\n");
  128. asm("sync; isync");
  129. udelay(500);
  130. #endif
  131. return 512 * 1024 * 1024;
  132. }
  133. #endif
  134. #ifdef CONFIG_PCI1
  135. static struct pci_controller pci1_hose;
  136. #endif
  137. #ifdef CONFIG_PCIE1
  138. static struct pci_controller pcie1_hose;
  139. #endif
  140. #ifdef CONFIG_PCIE2
  141. static struct pci_controller pcie2_hose;
  142. #endif
  143. #ifdef CONFIG_PCIE3
  144. static struct pci_controller pcie3_hose;
  145. #endif
  146. #ifdef CONFIG_PCI
  147. void pci_init_board(void)
  148. {
  149. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  150. struct fsl_pci_info pci_info[4];
  151. u32 devdisr, pordevsr, io_sel;
  152. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  153. int first_free_busno = 0;
  154. int num = 0;
  155. int pcie_ep, pcie_configured;
  156. devdisr = in_be32(&gur->devdisr);
  157. pordevsr = in_be32(&gur->pordevsr);
  158. porpllsr = in_be32(&gur->porpllsr);
  159. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  160. debug(" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  161. puts("\n");
  162. #ifdef CONFIG_PCIE3
  163. pcie_configured = is_serdes_configured(PCIE3);
  164. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  165. set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_512M,
  166. LAW_TRGT_IF_PCIE_3);
  167. set_next_law(CONFIG_SYS_PCIE3_IO_PHYS, LAW_SIZE_64K,
  168. LAW_TRGT_IF_PCIE_3);
  169. SET_STD_PCIE_INFO(pci_info[num], 3);
  170. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  171. printf("PCIE3: connected to Slot3 as %s (base address %lx)\n",
  172. pcie_ep ? "Endpoint" : "Root Complex",
  173. pci_info[num].regs);
  174. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  175. &pcie3_hose, first_free_busno);
  176. } else {
  177. printf("PCIE3: disabled\n");
  178. }
  179. puts("\n");
  180. #else
  181. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  182. #endif
  183. #ifdef CONFIG_PCIE1
  184. pcie_configured = is_serdes_configured(PCIE1);
  185. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  186. set_next_law(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_128M,
  187. LAW_TRGT_IF_PCIE_1);
  188. set_next_law(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_64K,
  189. LAW_TRGT_IF_PCIE_1);
  190. SET_STD_PCIE_INFO(pci_info[num], 1);
  191. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  192. printf("PCIE1: connected to Slot1 as %s (base address %lx)\n",
  193. pcie_ep ? "Endpoint" : "Root Complex",
  194. pci_info[num].regs);
  195. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  196. &pcie1_hose, first_free_busno);
  197. } else {
  198. printf("PCIE1: disabled\n");
  199. }
  200. puts("\n");
  201. #else
  202. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  203. #endif
  204. #ifdef CONFIG_PCIE2
  205. pcie_configured = is_serdes_configured(PCIE2);
  206. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  207. set_next_law(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_128M,
  208. LAW_TRGT_IF_PCIE_2);
  209. set_next_law(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_64K,
  210. LAW_TRGT_IF_PCIE_2);
  211. SET_STD_PCIE_INFO(pci_info[num], 2);
  212. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  213. printf("PCIE2: connected to Slot 2 as %s (base address %lx)\n",
  214. pcie_ep ? "Endpoint" : "Root Complex",
  215. pci_info[num].regs);
  216. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  217. &pcie2_hose, first_free_busno);
  218. } else {
  219. printf("PCIE2: disabled\n");
  220. }
  221. puts("\n");
  222. #else
  223. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  224. #endif
  225. #ifdef CONFIG_PCI1
  226. pci_speed = 66666000;
  227. pci_32 = 1;
  228. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  229. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  230. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  231. set_next_law(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_256M,
  232. LAW_TRGT_IF_PCI);
  233. set_next_law(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_64K,
  234. LAW_TRGT_IF_PCI);
  235. SET_STD_PCI_INFO(pci_info[num], 1);
  236. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  237. printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  238. (pci_32) ? 32 : 64,
  239. (pci_speed == 33333000) ? "33" :
  240. (pci_speed == 66666000) ? "66" : "unknown",
  241. pci_clk_sel ? "sync" : "async",
  242. pci_agent ? "agent" : "host",
  243. pci_arb ? "arbiter" : "external-arbiter",
  244. pci_info[num].regs);
  245. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  246. &pci1_hose, first_free_busno);
  247. } else {
  248. printf("PCI: disabled\n");
  249. }
  250. puts("\n");
  251. #else
  252. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  253. #endif
  254. }
  255. #endif
  256. int board_early_init_r(void)
  257. {
  258. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  259. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  260. /*
  261. * Remap Boot flash + PROMJET region to caching-inhibited
  262. * so that flash can be erased properly.
  263. */
  264. /* Flush d-cache and invalidate i-cache of any FLASH data */
  265. flush_dcache();
  266. invalidate_icache();
  267. /* invalidate existing TLB entry for flash + promjet */
  268. disable_tlb(flash_esel);
  269. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  270. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  271. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  272. return 0;
  273. }
  274. int board_eth_init(bd_t *bis)
  275. {
  276. #ifdef CONFIG_TSEC_ENET
  277. struct tsec_info_struct tsec_info[2];
  278. int num = 0;
  279. #ifdef CONFIG_TSEC1
  280. SET_STD_TSEC_INFO(tsec_info[num], 1);
  281. if (is_serdes_configured(SGMII_TSEC1)) {
  282. puts("eTSEC1 is in sgmii mode.\n");
  283. tsec_info[num].phyaddr = 0;
  284. tsec_info[num].flags |= TSEC_SGMII;
  285. }
  286. num++;
  287. #endif
  288. #ifdef CONFIG_TSEC3
  289. SET_STD_TSEC_INFO(tsec_info[num], 3);
  290. if (is_serdes_configured(SGMII_TSEC3)) {
  291. puts("eTSEC3 is in sgmii mode.\n");
  292. tsec_info[num].phyaddr = 1;
  293. tsec_info[num].flags |= TSEC_SGMII;
  294. }
  295. num++;
  296. #endif
  297. if (!num) {
  298. printf("No TSECs initialized\n");
  299. return 0;
  300. }
  301. #ifdef CONFIG_FSL_SGMII_RISER
  302. if (is_serdes_configured(SGMII_TSEC1) ||
  303. is_serdes_configured(SGMII_TSEC3)) {
  304. fsl_sgmii_riser_init(tsec_info, num);
  305. }
  306. #endif
  307. tsec_eth_init(bis, tsec_info, num);
  308. #endif
  309. return pci_eth_init(bis);
  310. }
  311. #if defined(CONFIG_OF_BOARD_SETUP)
  312. void ft_board_setup(void *blob, bd_t *bd)
  313. {
  314. ft_cpu_setup(blob, bd);
  315. FT_FSL_PCI_SETUP;
  316. #ifdef CONFIG_FSL_SGMII_RISER
  317. fsl_sgmii_riser_fdt_fixup(blob);
  318. #endif
  319. }
  320. #endif