cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * Copyright 2004,2007-2010 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_law.h>
  36. #include <asm/fsl_lbc.h>
  37. #include <post.h>
  38. #include <asm/processor.h>
  39. #include <asm/fsl_ddr_sdram.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int checkcpu (void)
  42. {
  43. sys_info_t sysinfo;
  44. uint pvr, svr;
  45. uint fam;
  46. uint ver;
  47. uint major, minor;
  48. struct cpu_type *cpu;
  49. char buf1[32], buf2[32];
  50. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  51. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  52. #endif /* CONFIG_FSL_CORENET */
  53. #ifdef CONFIG_DDR_CLK_FREQ
  54. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  55. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  56. #else
  57. #ifdef CONFIG_FSL_CORENET
  58. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  59. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  60. #else
  61. u32 ddr_ratio = 0;
  62. #endif /* CONFIG_FSL_CORENET */
  63. #endif /* CONFIG_DDR_CLK_FREQ */
  64. int i;
  65. svr = get_svr();
  66. major = SVR_MAJ(svr);
  67. #ifdef CONFIG_MPC8536
  68. major &= 0x7; /* the msb of this nibble is a mfg code */
  69. #endif
  70. minor = SVR_MIN(svr);
  71. if (cpu_numcores() > 1) {
  72. #ifndef CONFIG_MP
  73. puts("Unicore software on multiprocessor system!!\n"
  74. "To enable mutlticore build define CONFIG_MP\n");
  75. #endif
  76. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  77. printf("CPU%d: ", pic->whoami);
  78. } else {
  79. puts("CPU: ");
  80. }
  81. cpu = gd->cpu;
  82. puts(cpu->name);
  83. if (IS_E_PROCESSOR(svr))
  84. puts("E");
  85. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  86. pvr = get_pvr();
  87. fam = PVR_FAM(pvr);
  88. ver = PVR_VER(pvr);
  89. major = PVR_MAJ(pvr);
  90. minor = PVR_MIN(pvr);
  91. printf("Core: ");
  92. if (PVR_FAM(PVR_85xx)) {
  93. switch(PVR_MEM(pvr)) {
  94. case 0x1:
  95. case 0x2:
  96. puts("E500");
  97. break;
  98. case 0x3:
  99. puts("E500MC");
  100. break;
  101. case 0x4:
  102. puts("E5500");
  103. break;
  104. default:
  105. puts("Unknown");
  106. break;
  107. }
  108. } else {
  109. puts("Unknown");
  110. }
  111. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  112. get_sys_info(&sysinfo);
  113. puts("Clock Configuration:");
  114. for (i = 0; i < cpu_numcores(); i++) {
  115. if (!(i & 3))
  116. printf ("\n ");
  117. printf("CPU%d:%-4s MHz, ",
  118. i,strmhz(buf1, sysinfo.freqProcessor[i]));
  119. }
  120. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  121. #ifdef CONFIG_FSL_CORENET
  122. if (ddr_sync == 1) {
  123. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  124. "(Synchronous), ",
  125. strmhz(buf1, sysinfo.freqDDRBus/2),
  126. strmhz(buf2, sysinfo.freqDDRBus));
  127. } else {
  128. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  129. "(Asynchronous), ",
  130. strmhz(buf1, sysinfo.freqDDRBus/2),
  131. strmhz(buf2, sysinfo.freqDDRBus));
  132. }
  133. #else
  134. switch (ddr_ratio) {
  135. case 0x0:
  136. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  137. strmhz(buf1, sysinfo.freqDDRBus/2),
  138. strmhz(buf2, sysinfo.freqDDRBus));
  139. break;
  140. case 0x7:
  141. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  142. "(Synchronous), ",
  143. strmhz(buf1, sysinfo.freqDDRBus/2),
  144. strmhz(buf2, sysinfo.freqDDRBus));
  145. break;
  146. default:
  147. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  148. "(Asynchronous), ",
  149. strmhz(buf1, sysinfo.freqDDRBus/2),
  150. strmhz(buf2, sysinfo.freqDDRBus));
  151. break;
  152. }
  153. #endif
  154. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  155. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  156. } else {
  157. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  158. sysinfo.freqLocalBus);
  159. }
  160. #ifdef CONFIG_CPM2
  161. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  162. #endif
  163. #ifdef CONFIG_QE
  164. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  165. #endif
  166. #ifdef CONFIG_SYS_DPAA_FMAN
  167. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  168. printf(" FMAN%d: %s MHz\n", i + 1,
  169. strmhz(buf1, sysinfo.freqFMan[i]));
  170. }
  171. #endif
  172. #ifdef CONFIG_SYS_DPAA_PME
  173. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  174. #endif
  175. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  176. return 0;
  177. }
  178. /* ------------------------------------------------------------------------- */
  179. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  180. {
  181. /* Everything after the first generation of PQ3 parts has RSTCR */
  182. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  183. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  184. unsigned long val, msr;
  185. /*
  186. * Initiate hard reset in debug control register DBCR0
  187. * Make sure MSR[DE] = 1. This only resets the core.
  188. */
  189. msr = mfmsr ();
  190. msr |= MSR_DE;
  191. mtmsr (msr);
  192. val = mfspr(DBCR0);
  193. val |= 0x70000000;
  194. mtspr(DBCR0,val);
  195. #else
  196. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  197. out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
  198. udelay(100);
  199. #endif
  200. return 1;
  201. }
  202. /*
  203. * Get timebase clock frequency
  204. */
  205. unsigned long get_tbclk (void)
  206. {
  207. #ifdef CONFIG_FSL_CORENET
  208. return (gd->bus_clk + 8) / 16;
  209. #else
  210. return (gd->bus_clk + 4UL)/8UL;
  211. #endif
  212. }
  213. #if defined(CONFIG_WATCHDOG)
  214. void
  215. watchdog_reset(void)
  216. {
  217. int re_enable = disable_interrupts();
  218. reset_85xx_watchdog();
  219. if (re_enable) enable_interrupts();
  220. }
  221. void
  222. reset_85xx_watchdog(void)
  223. {
  224. /*
  225. * Clear TSR(WIS) bit by writing 1
  226. */
  227. unsigned long val;
  228. val = mfspr(SPRN_TSR);
  229. val |= TSR_WIS;
  230. mtspr(SPRN_TSR, val);
  231. }
  232. #endif /* CONFIG_WATCHDOG */
  233. /*
  234. * Initializes on-chip MMC controllers.
  235. * to override, implement board_mmc_init()
  236. */
  237. int cpu_mmc_init(bd_t *bis)
  238. {
  239. #ifdef CONFIG_FSL_ESDHC
  240. return fsl_esdhc_mmc_init(bis);
  241. #else
  242. return 0;
  243. #endif
  244. }
  245. /*
  246. * Print out the state of various machine registers.
  247. * Currently prints out LAWs, BR0/OR0, and TLBs
  248. */
  249. void mpc85xx_reginfo(void)
  250. {
  251. print_tlbcam();
  252. print_laws();
  253. print_lbc_regs();
  254. }
  255. /* Common ddr init for non-corenet fsl 85xx platforms */
  256. #ifndef CONFIG_FSL_CORENET
  257. phys_size_t initdram(int board_type)
  258. {
  259. phys_size_t dram_size = 0;
  260. #if defined(CONFIG_DDR_DLL)
  261. {
  262. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  263. unsigned int x = 10;
  264. unsigned int i;
  265. /*
  266. * Work around to stabilize DDR DLL
  267. */
  268. out_be32(&gur->ddrdllcr, 0x81000000);
  269. asm("sync;isync;msync");
  270. udelay(200);
  271. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  272. setbits_be32(&gur->devdisr, 0x00010000);
  273. for (i = 0; i < x; i++)
  274. ;
  275. clrbits_be32(&gur->devdisr, 0x00010000);
  276. x++;
  277. }
  278. }
  279. #endif
  280. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  281. dram_size = fsl_ddr_sdram();
  282. #else
  283. dram_size = fixed_sdram();
  284. #endif
  285. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  286. dram_size *= 0x100000;
  287. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  288. /*
  289. * Initialize and enable DDR ECC.
  290. */
  291. ddr_enable_ecc(dram_size);
  292. #endif
  293. /* Some boards also have sdram on the lbc */
  294. sdram_init();
  295. puts("DDR: ");
  296. return dram_size;
  297. }
  298. #endif
  299. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  300. /* Board-specific functions defined in each board's ddr.c */
  301. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  302. unsigned int ctrl_num);
  303. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  304. phys_addr_t *rpn);
  305. unsigned int
  306. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  307. static void dump_spd_ddr_reg(void)
  308. {
  309. int i, j, k, m;
  310. u8 *p_8;
  311. u32 *p_32;
  312. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  313. generic_spd_eeprom_t
  314. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  315. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  316. fsl_ddr_get_spd(spd[i], i);
  317. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  318. puts("Byte (hex) ");
  319. k = 1;
  320. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  321. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  322. printf("Dimm%d ", k++);
  323. }
  324. puts("\n");
  325. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  326. m = 0;
  327. printf("%3d (0x%02x) ", k, k);
  328. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  329. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  330. p_8 = (u8 *) &spd[i][j];
  331. if (p_8[k]) {
  332. printf("0x%02x ", p_8[k]);
  333. m++;
  334. } else
  335. puts(" ");
  336. }
  337. }
  338. if (m)
  339. puts("\n");
  340. else
  341. puts("\r");
  342. }
  343. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  344. switch (i) {
  345. case 0:
  346. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  347. break;
  348. #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
  349. case 1:
  350. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  351. break;
  352. #endif
  353. default:
  354. printf("%s unexpected controller number = %u\n",
  355. __func__, i);
  356. return;
  357. }
  358. }
  359. printf("DDR registers dump for all controllers "
  360. "(zero vaule is omitted)...\n");
  361. puts("Offset (hex) ");
  362. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  363. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  364. puts("\n");
  365. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  366. m = 0;
  367. printf("%6d (0x%04x)", k * 4, k * 4);
  368. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  369. p_32 = (u32 *) ddr[i];
  370. if (p_32[k]) {
  371. printf(" 0x%08x", p_32[k]);
  372. m++;
  373. } else
  374. puts(" ");
  375. }
  376. if (m)
  377. puts("\n");
  378. else
  379. puts("\r");
  380. }
  381. puts("\n");
  382. }
  383. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  384. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  385. {
  386. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  387. unsigned long epn;
  388. u32 tsize, valid, ptr;
  389. phys_addr_t rpn = 0;
  390. int ddr_esel;
  391. ptr = vstart;
  392. while (ptr < (vstart + size)) {
  393. ddr_esel = find_tlb_idx((void *)ptr, 1);
  394. if (ddr_esel != -1) {
  395. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  396. disable_tlb(ddr_esel);
  397. }
  398. ptr += TSIZE_TO_BYTES(tsize);
  399. }
  400. /* Setup new tlb to cover the physical address */
  401. setup_ddr_tlbs_phys(p_addr, size>>20);
  402. ptr = vstart;
  403. ddr_esel = find_tlb_idx((void *)ptr, 1);
  404. if (ddr_esel != -1) {
  405. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  406. } else {
  407. printf("TLB error in function %s\n", __func__);
  408. return -1;
  409. }
  410. return 0;
  411. }
  412. /*
  413. * slide the testing window up to test another area
  414. * for 32_bit system, the maximum testable memory is limited to
  415. * CONFIG_MAX_MEM_MAPPED
  416. */
  417. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  418. {
  419. phys_addr_t test_cap, p_addr;
  420. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  421. #if !defined(CONFIG_PHYS_64BIT) || \
  422. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  423. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  424. test_cap = p_size;
  425. #else
  426. test_cap = gd->ram_size;
  427. #endif
  428. p_addr = (*vstart) + (*size) + (*phys_offset);
  429. if (p_addr < test_cap - 1) {
  430. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  431. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  432. return -1;
  433. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  434. *size = (u32) p_size;
  435. printf("Testing 0x%08llx - 0x%08llx\n",
  436. (u64)(*vstart) + (*phys_offset),
  437. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  438. } else
  439. return 1;
  440. return 0;
  441. }
  442. /* initialization for testing area */
  443. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  444. {
  445. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  446. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  447. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  448. *phys_offset = 0;
  449. #if !defined(CONFIG_PHYS_64BIT) || \
  450. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  451. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  452. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  453. puts("Cannot test more than ");
  454. print_size(CONFIG_MAX_MEM_MAPPED,
  455. " without proper 36BIT support.\n");
  456. }
  457. #endif
  458. printf("Testing 0x%08llx - 0x%08llx\n",
  459. (u64)(*vstart) + (*phys_offset),
  460. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  461. return 0;
  462. }
  463. /* invalid TLBs for DDR and remap as normal after testing */
  464. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  465. {
  466. unsigned long epn;
  467. u32 tsize, valid, ptr;
  468. phys_addr_t rpn = 0;
  469. int ddr_esel;
  470. /* disable the TLBs for this testing */
  471. ptr = *vstart;
  472. while (ptr < (*vstart) + (*size)) {
  473. ddr_esel = find_tlb_idx((void *)ptr, 1);
  474. if (ddr_esel != -1) {
  475. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  476. disable_tlb(ddr_esel);
  477. }
  478. ptr += TSIZE_TO_BYTES(tsize);
  479. }
  480. puts("Remap DDR ");
  481. setup_ddr_tlbs(gd->ram_size>>20);
  482. puts("\n");
  483. return 0;
  484. }
  485. void arch_memory_failure_handle(void)
  486. {
  487. dump_spd_ddr_reg();
  488. }
  489. #endif