pxa-regs.h 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418
  1. /*
  2. * linux/include/asm-arm/arch-pxa/pxa-regs.h
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * - 2003/01/20: Robert Schwebel <r.schwebel@pengutronix.de
  13. * Original file taken from linux-2.4.19-rmk4-pxa1. Added some definitions.
  14. * Added include for hardware.h (for __REG definition)
  15. */
  16. #ifndef _PXA_REGS_H_
  17. #define _PXA_REGS_H_
  18. #include "bitfield.h"
  19. #include "hardware.h"
  20. /* FIXME hack so that SA-1111.h will work [cb] */
  21. #ifndef __ASSEMBLY__
  22. typedef unsigned short Word16 ;
  23. typedef unsigned int Word32 ;
  24. typedef Word32 Word ;
  25. typedef Word Quad [4] ;
  26. typedef void *Address ;
  27. typedef void (*ExcpHndlr) (void) ;
  28. #endif
  29. /*
  30. * PXA Chip selects
  31. */
  32. #ifdef CONFIG_CPU_MONAHANS
  33. #define PXA_CS0_PHYS 0x00000000 /* for both small and large same start */
  34. #define PXA_CS1_PHYS 0x04000000 /* Small partition start address (64MB) */
  35. #define PXA_CS1_LPHYS 0x30000000 /* Large partition start address (256MB) */
  36. #define PXA_CS2_PHYS 0x10000000 /* (64MB) */
  37. #define PXA_CS3_PHYS 0x14000000 /* (64MB) */
  38. #define PXA_PCMCIA_PHYS 0x20000000 /* (256MB) */
  39. #else
  40. #define PXA_CS0_PHYS 0x00000000
  41. #define PXA_CS1_PHYS 0x04000000
  42. #define PXA_CS2_PHYS 0x08000000
  43. #define PXA_CS3_PHYS 0x0C000000
  44. #define PXA_CS4_PHYS 0x10000000
  45. #define PXA_CS5_PHYS 0x14000000
  46. #endif /* CONFIG_CPU_MONAHANS */
  47. /*
  48. * Personal Computer Memory Card International Association (PCMCIA) sockets
  49. */
  50. #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
  51. #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
  52. #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
  53. #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
  54. #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
  55. #ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */
  56. #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
  57. #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
  58. #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
  59. #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
  60. #endif
  61. #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
  62. #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
  63. #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
  64. #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
  65. #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
  66. (0x20000000 + (Nb)*PCMCIASp)
  67. #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
  68. #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
  69. (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
  70. #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
  71. (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
  72. #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
  73. #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
  74. #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
  75. #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
  76. #ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */
  77. #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
  78. #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
  79. #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
  80. #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
  81. #endif
  82. /*
  83. * DMA Controller
  84. */
  85. #define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
  86. #define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
  87. #define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
  88. #define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
  89. #define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
  90. #define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
  91. #define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
  92. #define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
  93. #define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
  94. #define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
  95. #define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
  96. #define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
  97. #define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
  98. #define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
  99. #define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
  100. #define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
  101. #ifdef CONFIG_CPU_MONAHANS
  102. #define DCSR16 __REG(0x40000040) /* DMA Control / Status Register for Channel 16 */
  103. #define DCSR17 __REG(0x40000044) /* DMA Control / Status Register for Channel 17 */
  104. #define DCSR18 __REG(0x40000048) /* DMA Control / Status Register for Channel 18 */
  105. #define DCSR19 __REG(0x4000004c) /* DMA Control / Status Register for Channel 19 */
  106. #define DCSR20 __REG(0x40000050) /* DMA Control / Status Register for Channel 20 */
  107. #define DCSR21 __REG(0x40000054) /* DMA Control / Status Register for Channel 21 */
  108. #define DCSR22 __REG(0x40000058) /* DMA Control / Status Register for Channel 22 */
  109. #define DCSR23 __REG(0x4000005c) /* DMA Control / Status Register for Channel 23 */
  110. #define DCSR24 __REG(0x40000060) /* DMA Control / Status Register for Channel 24 */
  111. #define DCSR25 __REG(0x40000064) /* DMA Control / Status Register for Channel 25 */
  112. #define DCSR26 __REG(0x40000068) /* DMA Control / Status Register for Channel 26 */
  113. #define DCSR27 __REG(0x4000006c) /* DMA Control / Status Register for Channel 27 */
  114. #define DCSR28 __REG(0x40000070) /* DMA Control / Status Register for Channel 28 */
  115. #define DCSR29 __REG(0x40000074) /* DMA Control / Status Register for Channel 29 */
  116. #define DCSR30 __REG(0x40000078) /* DMA Control / Status Register for Channel 30 */
  117. #define DCSR31 __REG(0x4000007c) /* DMA Control / Status Register for Channel 31 */
  118. #endif /* CONFIG_CPU_MONAHANS */
  119. #define DCSR(x) __REG2(0x40000000, (x) << 2)
  120. #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
  121. #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
  122. #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
  123. #if defined(CONFIG_PXA27X) || defined (CONFIG_CPU_MONAHANS)
  124. #define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable (R/W) */
  125. #define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */
  126. #define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */
  127. #define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */
  128. #define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */
  129. #define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */
  130. #define DCSR_ENRINTR (1 << 9) /* The end of Receive */
  131. #endif
  132. #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
  133. #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
  134. #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
  135. #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
  136. #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
  137. #define DINT __REG(0x400000f0) /* DMA Interrupt Register */
  138. #define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
  139. #define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
  140. #define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
  141. #define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
  142. #define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
  143. #define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
  144. #define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
  145. #define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
  146. #define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
  147. #define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
  148. #define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
  149. #define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
  150. #define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
  151. #define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
  152. #define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
  153. #define DRCMR15 __REG(0x4000013c) /* Reserved */
  154. #define DRCMR16 __REG(0x40000140) /* Reserved */
  155. #define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
  156. #define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
  157. #define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
  158. #define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
  159. #define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
  160. #define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
  161. #define DRCMR23 __REG(0x4000015c) /* Reserved */
  162. #define DRCMR24 __REG(0x40000160) /* Reserved */
  163. #define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
  164. #define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
  165. #define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
  166. #define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
  167. #define DRCMR29 __REG(0x40000174) /* Reserved */
  168. #define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
  169. #define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
  170. #define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
  171. #define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
  172. #define DRCMR34 __REG(0x40000188) /* Reserved */
  173. #define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
  174. #define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
  175. #define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
  176. #define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
  177. #define DRCMR39 __REG(0x4000019C) /* Reserved */
  178. #define DRCMR68 __REG(0x40001110) /* Request to Channel Map Register for Camera FIFO 0 Request */
  179. #define DRCMR69 __REG(0x40001114) /* Request to Channel Map Register for Camera FIFO 1 Request */
  180. #define DRCMR70 __REG(0x40001118) /* Request to Channel Map Register for Camera FIFO 2 Request */
  181. #define DRCMRRXSADR DRCMR2
  182. #define DRCMRTXSADR DRCMR3
  183. #define DRCMRRXBTRBR DRCMR4
  184. #define DRCMRTXBTTHR DRCMR5
  185. #define DRCMRRXFFRBR DRCMR6
  186. #define DRCMRTXFFTHR DRCMR7
  187. #define DRCMRRXMCDR DRCMR8
  188. #define DRCMRRXMODR DRCMR9
  189. #define DRCMRTXMODR DRCMR10
  190. #define DRCMRRXPCDR DRCMR11
  191. #define DRCMRTXPCDR DRCMR12
  192. #define DRCMRRXSSDR DRCMR13
  193. #define DRCMRTXSSDR DRCMR14
  194. #define DRCMRRXICDR DRCMR17
  195. #define DRCMRTXICDR DRCMR18
  196. #define DRCMRRXSTRBR DRCMR19
  197. #define DRCMRTXSTTHR DRCMR20
  198. #define DRCMRRXMMC DRCMR21
  199. #define DRCMRTXMMC DRCMR22
  200. #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
  201. #define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */
  202. #define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
  203. #define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
  204. #define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
  205. #define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
  206. #define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
  207. #define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
  208. #define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
  209. #define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
  210. #define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
  211. #define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
  212. #define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
  213. #define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
  214. #define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
  215. #define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
  216. #define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
  217. #define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
  218. #define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
  219. #define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
  220. #define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
  221. #define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
  222. #define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
  223. #define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
  224. #define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
  225. #define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
  226. #define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
  227. #define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
  228. #define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
  229. #define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
  230. #define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
  231. #define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
  232. #define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
  233. #define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
  234. #define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
  235. #define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
  236. #define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
  237. #define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
  238. #define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
  239. #define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
  240. #define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
  241. #define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
  242. #define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
  243. #define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
  244. #define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
  245. #define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
  246. #define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
  247. #define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
  248. #define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
  249. #define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
  250. #define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
  251. #define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
  252. #define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
  253. #define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
  254. #define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
  255. #define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
  256. #define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
  257. #define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
  258. #define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
  259. #define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
  260. #define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
  261. #define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
  262. #define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
  263. #define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
  264. #define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
  265. #define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
  266. #define DDADR(x) __REG2(0x40000200, (x) << 4)
  267. #define DSADR(x) __REG2(0x40000204, (x) << 4)
  268. #define DTADR(x) __REG2(0x40000208, (x) << 4)
  269. #define DCMD(x) __REG2(0x4000020c, (x) << 4)
  270. #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
  271. #define DDADR_STOP (1 << 0) /* Stop (read / write) */
  272. #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
  273. #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
  274. #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
  275. #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
  276. #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
  277. #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
  278. #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
  279. #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
  280. #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
  281. #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
  282. #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
  283. #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
  284. #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
  285. #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
  286. /* default combinations */
  287. #define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
  288. #define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
  289. #define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4)
  290. /*
  291. * UARTs
  292. */
  293. /* Full Function UART (FFUART) */
  294. #define FFUART FFRBR
  295. #define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
  296. #define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
  297. #define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
  298. #define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
  299. #define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
  300. #define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
  301. #define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
  302. #define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
  303. #define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
  304. #define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
  305. #define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
  306. #define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  307. #define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  308. /* Bluetooth UART (BTUART) */
  309. #define BTUART BTRBR
  310. #define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
  311. #define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
  312. #define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
  313. #define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
  314. #define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
  315. #define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
  316. #define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
  317. #define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
  318. #define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
  319. #define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
  320. #define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
  321. #define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  322. #define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  323. /* Standard UART (STUART) */
  324. #define STUART STRBR
  325. #define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
  326. #define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
  327. #define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
  328. #define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
  329. #define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
  330. #define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
  331. #define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
  332. #define STLSR __REG(0x40700014) /* Line Status Register (read only) */
  333. #define STMSR __REG(0x40700018) /* Reserved */
  334. #define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
  335. #define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
  336. #define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  337. #define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  338. #define IER_DMAE (1 << 7) /* DMA Requests Enable */
  339. #define IER_UUE (1 << 6) /* UART Unit Enable */
  340. #define IER_NRZE (1 << 5) /* NRZ coding Enable */
  341. #define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
  342. #define IER_MIE (1 << 3) /* Modem Interrupt Enable */
  343. #define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
  344. #define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
  345. #define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
  346. #define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
  347. #define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
  348. #define IIR_TOD (1 << 3) /* Time Out Detected */
  349. #define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
  350. #define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
  351. #define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
  352. #define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
  353. #define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
  354. #define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
  355. #define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
  356. #define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
  357. #define FCR_ITL_1 (0)
  358. #define FCR_ITL_8 (FCR_ITL1)
  359. #define FCR_ITL_16 (FCR_ITL2)
  360. #define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
  361. #define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
  362. #define LCR_SB (1 << 6) /* Set Break */
  363. #define LCR_STKYP (1 << 5) /* Sticky Parity */
  364. #define LCR_EPS (1 << 4) /* Even Parity Select */
  365. #define LCR_PEN (1 << 3) /* Parity Enable */
  366. #define LCR_STB (1 << 2) /* Stop Bit */
  367. #define LCR_WLS1 (1 << 1) /* Word Length Select */
  368. #define LCR_WLS0 (1 << 0) /* Word Length Select */
  369. #define LSR_FIFOE (1 << 7) /* FIFO Error Status */
  370. #define LSR_TEMT (1 << 6) /* Transmitter Empty */
  371. #define LSR_TDRQ (1 << 5) /* Transmit Data Request */
  372. #define LSR_BI (1 << 4) /* Break Interrupt */
  373. #define LSR_FE (1 << 3) /* Framing Error */
  374. #define LSR_PE (1 << 2) /* Parity Error */
  375. #define LSR_OE (1 << 1) /* Overrun Error */
  376. #define LSR_DR (1 << 0) /* Data Ready */
  377. #define MCR_LOOP (1 << 4) */
  378. #define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
  379. #define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
  380. #define MCR_RTS (1 << 1) /* Request to Send */
  381. #define MCR_DTR (1 << 0) /* Data Terminal Ready */
  382. #define MSR_DCD (1 << 7) /* Data Carrier Detect */
  383. #define MSR_RI (1 << 6) /* Ring Indicator */
  384. #define MSR_DSR (1 << 5) /* Data Set Ready */
  385. #define MSR_CTS (1 << 4) /* Clear To Send */
  386. #define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
  387. #define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
  388. #define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
  389. #define MSR_DCTS (1 << 0) /* Delta Clear To Send */
  390. /*
  391. * IrSR (Infrared Selection Register)
  392. */
  393. #define IrSR_OFFSET 0x20
  394. #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
  395. #define IrSR_RXPL_POS_IS_ZERO 0x0
  396. #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
  397. #define IrSR_TXPL_POS_IS_ZERO 0x0
  398. #define IrSR_XMODE_PULSE_1_6 (1<<2)
  399. #define IrSR_XMODE_PULSE_3_16 0x0
  400. #define IrSR_RCVEIR_IR_MODE (1<<1)
  401. #define IrSR_RCVEIR_UART_MODE 0x0
  402. #define IrSR_XMITIR_IR_MODE (1<<0)
  403. #define IrSR_XMITIR_UART_MODE 0x0
  404. #define IrSR_IR_RECEIVE_ON (\
  405. IrSR_RXPL_NEG_IS_ZERO | \
  406. IrSR_TXPL_POS_IS_ZERO | \
  407. IrSR_XMODE_PULSE_3_16 | \
  408. IrSR_RCVEIR_IR_MODE | \
  409. IrSR_XMITIR_UART_MODE)
  410. #define IrSR_IR_TRANSMIT_ON (\
  411. IrSR_RXPL_NEG_IS_ZERO | \
  412. IrSR_TXPL_POS_IS_ZERO | \
  413. IrSR_XMODE_PULSE_3_16 | \
  414. IrSR_RCVEIR_UART_MODE | \
  415. IrSR_XMITIR_IR_MODE)
  416. /*
  417. * I2C registers
  418. */
  419. #define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
  420. #define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
  421. #define ICR __REG(0x40301690) /* I2C Control Register - ICR */
  422. #define ISR __REG(0x40301698) /* I2C Status Register - ISR */
  423. #define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
  424. #define PWRIBMR __REG(0x40f00180) /* Power I2C Bus Monitor Register-IBMR */
  425. #define PWRIDBR __REG(0x40f00188) /* Power I2C Data Buffer Register-IDBR */
  426. #define PWRICR __REG(0x40f00190) /* Power I2C Control Register - ICR */
  427. #define PWRISR __REG(0x40f00198) /* Power I2C Status Register - ISR */
  428. #define PWRISAR __REG(0x40f001A0) /* Power I2C Slave Address Register-ISAR */
  429. /* ----- Control register bits ---------------------------------------- */
  430. #define ICR_START 0x1 /* start bit */
  431. #define ICR_STOP 0x2 /* stop bit */
  432. #define ICR_ACKNAK 0x4 /* send ACK(0) or NAK(1) */
  433. #define ICR_TB 0x8 /* transfer byte bit */
  434. #define ICR_MA 0x10 /* master abort */
  435. #define ICR_SCLE 0x20 /* master clock enable, mona SCLEA */
  436. #define ICR_IUE 0x40 /* unit enable */
  437. #define ICR_GCD 0x80 /* general call disable */
  438. #define ICR_ITEIE 0x100 /* enable tx interrupts */
  439. #define ICR_IRFIE 0x200 /* enable rx interrupts, mona: DRFIE */
  440. #define ICR_BEIE 0x400 /* enable bus error ints */
  441. #define ICR_SSDIE 0x800 /* slave STOP detected int enable */
  442. #define ICR_ALDIE 0x1000 /* enable arbitration interrupt */
  443. #define ICR_SADIE 0x2000 /* slave address detected int enable */
  444. #define ICR_UR 0x4000 /* unit reset */
  445. #define ICR_FM 0x8000 /* Fast Mode */
  446. /* ----- Status register bits ----------------------------------------- */
  447. #define ISR_RWM 0x1 /* read/write mode */
  448. #define ISR_ACKNAK 0x2 /* ack/nak status */
  449. #define ISR_UB 0x4 /* unit busy */
  450. #define ISR_IBB 0x8 /* bus busy */
  451. #define ISR_SSD 0x10 /* slave stop detected */
  452. #define ISR_ALD 0x20 /* arbitration loss detected */
  453. #define ISR_ITE 0x40 /* tx buffer empty */
  454. #define ISR_IRF 0x80 /* rx buffer full */
  455. #define ISR_GCAD 0x100 /* general call address detected */
  456. #define ISR_SAD 0x200 /* slave address detected */
  457. #define ISR_BED 0x400 /* bus error no ACK/NAK */
  458. /*
  459. * Serial Audio Controller
  460. */
  461. /* FIXME the audio defines collide w/ the SA1111 defines. I don't like these
  462. * short defines because there is too much chance of namespace collision
  463. */
  464. /*#define SACR0 __REG(0x40400000) / Global Control Register */
  465. /*#define SACR1 __REG(0x40400004) / Serial Audio I 2 S/MSB-Justified Control Register */
  466. /*#define SASR0 __REG(0x4040000C) / Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  467. /*#define SAIMR __REG(0x40400014) / Serial Audio Interrupt Mask Register */
  468. /*#define SAICR __REG(0x40400018) / Serial Audio Interrupt Clear Register */
  469. /*#define SADIV __REG(0x40400060) / Audio Clock Divider Register. */
  470. /*#define SADR __REG(0x40400080) / Serial Audio Data Register (TX and RX FIFO access Register). */
  471. /*
  472. * AC97 Controller registers
  473. */
  474. #define POCR __REG(0x40500000) /* PCM Out Control Register */
  475. #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  476. #define PICR __REG(0x40500004) /* PCM In Control Register */
  477. #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  478. #define MCCR __REG(0x40500008) /* Mic In Control Register */
  479. #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  480. #define GCR __REG(0x4050000C) /* Global Control Register */
  481. #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
  482. #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
  483. #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
  484. #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
  485. #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
  486. #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
  487. #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
  488. #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
  489. #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
  490. #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
  491. #define POSR __REG(0x40500010) /* PCM Out Status Register */
  492. #define POSR_FIFOE (1 << 4) /* FIFO error */
  493. #define PISR __REG(0x40500014) /* PCM In Status Register */
  494. #define PISR_FIFOE (1 << 4) /* FIFO error */
  495. #define MCSR __REG(0x40500018) /* Mic In Status Register */
  496. #define MCSR_FIFOE (1 << 4) /* FIFO error */
  497. #define GSR __REG(0x4050001C) /* Global Status Register */
  498. #define GSR_CDONE (1 << 19) /* Command Done */
  499. #define GSR_SDONE (1 << 18) /* Status Done */
  500. #define GSR_RDCS (1 << 15) /* Read Completion Status */
  501. #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
  502. #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
  503. #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
  504. #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
  505. #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
  506. #define GSR_SCR (1 << 9) /* Secondary Codec Ready */
  507. #define GSR_PCR (1 << 8) /* Primary Codec Ready */
  508. #define GSR_MINT (1 << 7) /* Mic In Interrupt */
  509. #define GSR_POINT (1 << 6) /* PCM Out Interrupt */
  510. #define GSR_PIINT (1 << 5) /* PCM In Interrupt */
  511. #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
  512. #define GSR_MIINT (1 << 1) /* Modem In Interrupt */
  513. #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
  514. #define CAR __REG(0x40500020) /* CODEC Access Register */
  515. #define CAR_CAIP (1 << 0) /* Codec Access In Progress */
  516. #define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
  517. #define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
  518. #define MOCR __REG(0x40500100) /* Modem Out Control Register */
  519. #define MOCR_FEIE (1 << 3) /* FIFO Error */
  520. #define MICR __REG(0x40500108) /* Modem In Control Register */
  521. #define MICR_FEIE (1 << 3) /* FIFO Error */
  522. #define MOSR __REG(0x40500110) /* Modem Out Status Register */
  523. #define MOSR_FIFOE (1 << 4) /* FIFO error */
  524. #define MISR __REG(0x40500118) /* Modem In Status Register */
  525. #define MISR_FIFOE (1 << 4) /* FIFO error */
  526. #define MODR __REG(0x40500140) /* Modem FIFO Data Register */
  527. #define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
  528. #define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
  529. #define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
  530. #define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
  531. /*
  532. * USB Device Controller
  533. */
  534. #ifndef CONFIG_CPU_MONAHANS
  535. #define UDC_RES1 __REG(0x40600004) /* UDC Undocumented - Reserved1 */
  536. #define UDC_RES2 __REG(0x40600008) /* UDC Undocumented - Reserved2 */
  537. #define UDC_RES3 __REG(0x4060000C) /* UDC Undocumented - Reserved3 */
  538. #define UDCCR __REG(0x40600000) /* UDC Control Register */
  539. #define UDCCR_UDE (1 << 0) /* UDC enable */
  540. #define UDCCR_UDA (1 << 1) /* UDC active */
  541. #define UDCCR_RSM (1 << 2) /* Device resume */
  542. #define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
  543. #define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
  544. #define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
  545. #define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
  546. #define UDCCR_REM (1 << 7) /* Reset interrupt mask */
  547. #define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
  548. #define UDCCS0_OPR (1 << 0) /* OUT packet ready */
  549. #define UDCCS0_IPR (1 << 1) /* IN packet ready */
  550. #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
  551. #define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
  552. #define UDCCS0_SST (1 << 4) /* Sent stall */
  553. #define UDCCS0_FST (1 << 5) /* Force stall */
  554. #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
  555. #define UDCCS0_SA (1 << 7) /* Setup active */
  556. /* Bulk IN - Endpoint 1,6,11 */
  557. #define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
  558. #define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
  559. #define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
  560. #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
  561. #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
  562. #define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
  563. #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
  564. #define UDCCS_BI_SST (1 << 4) /* Sent stall */
  565. #define UDCCS_BI_FST (1 << 5) /* Force stall */
  566. #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
  567. /* Bulk OUT - Endpoint 2,7,12 */
  568. #define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
  569. #define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
  570. #define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
  571. #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
  572. #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
  573. #define UDCCS_BO_DME (1 << 3) /* DMA enable */
  574. #define UDCCS_BO_SST (1 << 4) /* Sent stall */
  575. #define UDCCS_BO_FST (1 << 5) /* Force stall */
  576. #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
  577. #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
  578. /* Isochronous IN - Endpoint 3,8,13 */
  579. #define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
  580. #define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
  581. #define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
  582. #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
  583. #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
  584. #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
  585. #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
  586. #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
  587. /* Isochronous OUT - Endpoint 4,9,14 */
  588. #define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
  589. #define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
  590. #define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
  591. #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
  592. #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
  593. #define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
  594. #define UDCCS_IO_DME (1 << 3) /* DMA enable */
  595. #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
  596. #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
  597. /* Interrupt IN - Endpoint 5,10,15 */
  598. #define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
  599. #define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
  600. #define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
  601. #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
  602. #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
  603. #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
  604. #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
  605. #define UDCCS_INT_SST (1 << 4) /* Sent stall */
  606. #define UDCCS_INT_FST (1 << 5) /* Force stall */
  607. #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
  608. #define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
  609. #define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
  610. #define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
  611. #define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
  612. #define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
  613. #define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
  614. #define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
  615. #define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
  616. #define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
  617. #define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
  618. #define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
  619. #define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
  620. #define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
  621. #define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
  622. #define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
  623. #define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
  624. #define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
  625. #define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
  626. #define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
  627. #define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
  628. #define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
  629. #define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
  630. #define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
  631. #define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
  632. #define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
  633. #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
  634. #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
  635. #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
  636. #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
  637. #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
  638. #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
  639. #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
  640. #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
  641. #define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
  642. #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
  643. #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
  644. #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
  645. #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
  646. #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
  647. #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
  648. #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
  649. #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
  650. #define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
  651. #define USIR0_IR0 (1 << 0) /* Interrup request ep 0 */
  652. #define USIR0_IR1 (1 << 1) /* Interrup request ep 1 */
  653. #define USIR0_IR2 (1 << 2) /* Interrup request ep 2 */
  654. #define USIR0_IR3 (1 << 3) /* Interrup request ep 3 */
  655. #define USIR0_IR4 (1 << 4) /* Interrup request ep 4 */
  656. #define USIR0_IR5 (1 << 5) /* Interrup request ep 5 */
  657. #define USIR0_IR6 (1 << 6) /* Interrup request ep 6 */
  658. #define USIR0_IR7 (1 << 7) /* Interrup request ep 7 */
  659. #define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
  660. #define USIR1_IR8 (1 << 0) /* Interrup request ep 8 */
  661. #define USIR1_IR9 (1 << 1) /* Interrup request ep 9 */
  662. #define USIR1_IR10 (1 << 2) /* Interrup request ep 10 */
  663. #define USIR1_IR11 (1 << 3) /* Interrup request ep 11 */
  664. #define USIR1_IR12 (1 << 4) /* Interrup request ep 12 */
  665. #define USIR1_IR13 (1 << 5) /* Interrup request ep 13 */
  666. #define USIR1_IR14 (1 << 6) /* Interrup request ep 14 */
  667. #define USIR1_IR15 (1 << 7) /* Interrup request ep 15 */
  668. #endif /* ! CONFIG_CPU_MONAHANS */
  669. #if defined(CONFIG_PXA27X) || defined(CONFIG_CPU_MONAHANS)
  670. /*
  671. * USB Client Controller (incomplete)
  672. */
  673. #define UDCCR __REG(0x40600000)
  674. #define UDCICR0 __REG(0x40600004)
  675. #define UDCCIR0 __REG(0x40600008)
  676. #define UDCISR0 __REG(0x4060000c)
  677. #define UDCSIR1 __REG(0x40600010)
  678. #define UDCFNR __REG(0x40600014)
  679. #define UDCOTGICR __REG(0x40600018)
  680. #define UDCOTGISR __REG(0x4060001c)
  681. #define UP2OCR __REG(0x40600020)
  682. #define UP3OCR __REG(0x40600024)
  683. /*
  684. * USB Host Controller
  685. */
  686. #define OHCI_REGS_BASE 0x4C000000 /* required for ohci driver */
  687. #define UHCREV __REG(0x4C000000)
  688. #define UHCHCON __REG(0x4C000004)
  689. #define UHCCOMS __REG(0x4C000008)
  690. #define UHCINTS __REG(0x4C00000C)
  691. #define UHCINTE __REG(0x4C000010)
  692. #define UHCINTD __REG(0x4C000014)
  693. #define UHCHCCA __REG(0x4C000018)
  694. #define UHCPCED __REG(0x4C00001C)
  695. #define UHCCHED __REG(0x4C000020)
  696. #define UHCCCED __REG(0x4C000024)
  697. #define UHCBHED __REG(0x4C000028)
  698. #define UHCBCED __REG(0x4C00002C)
  699. #define UHCDHEAD __REG(0x4C000030)
  700. #define UHCFMI __REG(0x4C000034)
  701. #define UHCFMR __REG(0x4C000038)
  702. #define UHCFMN __REG(0x4C00003C)
  703. #define UHCPERS __REG(0x4C000040)
  704. #define UHCLST __REG(0x4C000044)
  705. #define UHCRHDA __REG(0x4C000048)
  706. #define UHCRHDB __REG(0x4C00004C)
  707. #define UHCRHS __REG(0x4C000050)
  708. #define UHCRHPS1 __REG(0x4C000054)
  709. #define UHCRHPS2 __REG(0x4C000058)
  710. #define UHCRHPS3 __REG(0x4C00005C)
  711. #define UHCSTAT __REG(0x4C000060)
  712. #define UHCHR __REG(0x4C000064)
  713. #define UHCHIE __REG(0x4C000068)
  714. #define UHCHIT __REG(0x4C00006C)
  715. #define UHCHR_FSBIR (1<<0)
  716. #define UHCHR_FHR (1<<1)
  717. #define UHCHR_CGR (1<<2)
  718. #define UHCHR_SSDC (1<<3)
  719. #define UHCHR_UIT (1<<4)
  720. #define UHCHR_SSE (1<<5)
  721. #define UHCHR_PSPL (1<<6)
  722. #define UHCHR_PCPL (1<<7)
  723. #define UHCHR_SSEP0 (1<<9)
  724. #define UHCHR_SSEP1 (1<<10)
  725. #define UHCHR_SSEP2 (1<<11)
  726. #define UHCHIE_UPRIE (1<<13)
  727. #define UHCHIE_UPS2IE (1<<12)
  728. #define UHCHIE_UPS1IE (1<<11)
  729. #define UHCHIE_TAIE (1<<10)
  730. #define UHCHIE_HBAIE (1<<8)
  731. #define UHCHIE_RWIE (1<<7)
  732. #endif
  733. /*
  734. * Fast Infrared Communication Port
  735. */
  736. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  737. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  738. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  739. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  740. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  741. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  742. /*
  743. * Real Time Clock
  744. */
  745. #define RCNR __REG(0x40900000) /* RTC Count Register */
  746. #define RTAR __REG(0x40900004) /* RTC Alarm Register */
  747. #define RTSR __REG(0x40900008) /* RTC Status Register */
  748. #define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
  749. #define RDAR1 __REG(0x40900018) /* Wristwatch Day Alarm Reg 1 */
  750. #define RDAR2 __REG(0x40900020) /* Wristwatch Day Alarm Reg 2 */
  751. #define RYAR1 __REG(0x4090001C) /* Wristwatch Year Alarm Reg 1 */
  752. #define RYAR2 __REG(0x40900024) /* Wristwatch Year Alarm Reg 2 */
  753. #define SWAR1 __REG(0x4090002C) /* Stopwatch Alarm Register 1 */
  754. #define SWAR2 __REG(0x40900030) /* Stopwatch Alarm Register 2 */
  755. #define PIAR __REG(0x40900038) /* Periodic Interrupt Alarm Register */
  756. #define RDCR __REG(0x40900010) /* RTC Day Count Register. */
  757. #define RYCR __REG(0x40900014) /* RTC Year Count Register. */
  758. #define SWCR __REG(0x40900028) /* Stopwatch Count Register */
  759. #define RTCPICR __REG(0x40900034) /* Periodic Interrupt Counter Register */
  760. #define RTSR_PICE (1 << 15) /* Peridoc interrupt count enable */
  761. #define RTSR_PIALE (1 << 14) /* Peridoc interrupt Alarm enable */
  762. #define RTSR_PIAL (1 << 13) /* Peridoc interrupt Alarm status */
  763. #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
  764. #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
  765. #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
  766. #define RTSR_AL (1 << 0) /* RTC alarm detected */
  767. /*
  768. * OS Timer & Match Registers
  769. */
  770. #define OSMR0 __REG(0x40A00000) /* OS Timer Match Register 0 */
  771. #define OSMR1 __REG(0x40A00004) /* OS Timer Match Register 1 */
  772. #define OSMR2 __REG(0x40A00008) /* OS Timer Match Register 2 */
  773. #define OSMR3 __REG(0x40A0000C) /* OS Timer Match Register 3 */
  774. #define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
  775. #define OSSR __REG(0x40A00014) /* OS Timer Status Register */
  776. #define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
  777. #define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
  778. #ifdef CONFIG_CPU_MONAHANS
  779. #define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register 4 */
  780. #define OSCR5 __REG(0x40A00044) /* OS Timer Counter Register 5 */
  781. #define OSCR6 __REG(0x40A00048) /* OS Timer Counter Register 6 */
  782. #define OSCR7 __REG(0x40A0004C) /* OS Timer Counter Register 7 */
  783. #define OSCR8 __REG(0x40A00050) /* OS Timer Counter Register 8 */
  784. #define OSCR9 __REG(0x40A00054) /* OS Timer Counter Register 9 */
  785. #define OSCR10 __REG(0x40A00058) /* OS Timer Counter Register 10 */
  786. #define OSCR11 __REG(0x40A0005C) /* OS Timer Counter Register 11 */
  787. #define OSMR4 __REG(0x40A00080) /* OS Timer Match Register 4 */
  788. #define OSMR5 __REG(0x40A00084) /* OS Timer Match Register 5 */
  789. #define OSMR6 __REG(0x40A00088) /* OS Timer Match Register 6 */
  790. #define OSMR7 __REG(0x40A0008C) /* OS Timer Match Register 7 */
  791. #define OSMR8 __REG(0x40A00090) /* OS Timer Match Register 8 */
  792. #define OSMR9 __REG(0x40A00094) /* OS Timer Match Register 9 */
  793. #define OSMR10 __REG(0x40A00098) /* OS Timer Match Register 10 */
  794. #define OSMR11 __REG(0x40A0009C) /* OS Timer Match Register 11 */
  795. #define OMCR4 __REG(0x40A000C0) /* OS Match Control Register 4 */
  796. #define OMCR5 __REG(0x40A000C4) /* OS Match Control Register 5 */
  797. #define OMCR6 __REG(0x40A000C8) /* OS Match Control Register 6 */
  798. #define OMCR7 __REG(0x40A000CC) /* OS Match Control Register 7 */
  799. #define OMCR8 __REG(0x40A000D0) /* OS Match Control Register 8 */
  800. #define OMCR9 __REG(0x40A000D4) /* OS Match Control Register 9 */
  801. #define OMCR10 __REG(0x40A000D8) /* OS Match Control Register 10 */
  802. #define OMCR11 __REG(0x40A000DC) /* OS Match Control Register 11 */
  803. #define OSCR_CLK_FREQ 3.250 /* MHz */
  804. #endif /* CONFIG_CPU_MONAHANS */
  805. #define OSSR_M4 (1 << 4) /* Match status channel 4 */
  806. #define OSSR_M3 (1 << 3) /* Match status channel 3 */
  807. #define OSSR_M2 (1 << 2) /* Match status channel 2 */
  808. #define OSSR_M1 (1 << 1) /* Match status channel 1 */
  809. #define OSSR_M0 (1 << 0) /* Match status channel 0 */
  810. #define OWER_WME (1 << 0) /* Watchdog Match Enable */
  811. #define OIER_E4 (1 << 4) /* Interrupt enable channel 4 */
  812. #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
  813. #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
  814. #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
  815. #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
  816. /*
  817. * Pulse Width Modulator
  818. */
  819. #define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
  820. #define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
  821. #define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
  822. #define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
  823. #define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
  824. #define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
  825. /*
  826. * Interrupt Controller
  827. */
  828. #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
  829. #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
  830. #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
  831. #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
  832. #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
  833. #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
  834. #ifdef CONFIG_CPU_MONAHANS
  835. #define ICHP __REG(0x40D00018) /* Interrupt Controller Highest Priority Register */
  836. /* Missing: 32 Interrupt priority registers
  837. * These are the same as beneath for PXA27x: maybe can be merged if
  838. * GPIO Stuff is same too.
  839. */
  840. #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
  841. #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
  842. #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
  843. #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
  844. #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
  845. /* Missing: 2 Interrupt priority registers */
  846. #endif /* CONFIG_CPU_MONAHANS */
  847. /*
  848. * General Purpose I/O
  849. */
  850. #define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
  851. #define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
  852. #define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
  853. #define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
  854. #define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
  855. #define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
  856. #define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
  857. #define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
  858. #define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
  859. #define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
  860. #define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
  861. #define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
  862. #define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
  863. #define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
  864. #define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
  865. #define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
  866. #define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
  867. #define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
  868. #define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
  869. #define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
  870. #define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
  871. #ifdef CONFIG_CPU_MONAHANS
  872. #define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
  873. #define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
  874. #define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
  875. #define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO<127:96> */
  876. #define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
  877. #define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<127:96> */
  878. #define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
  879. #define GSDR0 __REG(0x40E00400) /* Bit-wise Set of GPDR[31:0] */
  880. #define GSDR1 __REG(0x40E00404) /* Bit-wise Set of GPDR[63:32] */
  881. #define GSDR2 __REG(0x40E00408) /* Bit-wise Set of GPDR[95:64] */
  882. #define GSDR3 __REG(0x40E0040C) /* Bit-wise Set of GPDR[127:96] */
  883. #define GCDR0 __REG(0x40E00420) /* Bit-wise Clear of GPDR[31:0] */
  884. #define GCDR1 __REG(0x40E00424) /* Bit-wise Clear of GPDR[63:32] */
  885. #define GCDR2 __REG(0x40E00428) /* Bit-wise Clear of GPDR[95:64] */
  886. #define GCDR3 __REG(0x40E0042C) /* Bit-wise Clear of GPDR[127:96] */
  887. #define GSRER0 __REG(0x40E00440) /* Set Rising Edge Det. Enable [31:0] */
  888. #define GSRER1 __REG(0x40E00444) /* Set Rising Edge Det. Enable [63:32] */
  889. #define GSRER2 __REG(0x40E00448) /* Set Rising Edge Det. Enable [95:64] */
  890. #define GSRER3 __REG(0x40E0044C) /* Set Rising Edge Det. Enable [127:96] */
  891. #define GCRER0 __REG(0x40E00460) /* Clear Rising Edge Det. Enable [31:0] */
  892. #define GCRER1 __REG(0x40E00464) /* Clear Rising Edge Det. Enable [63:32] */
  893. #define GCRER2 __REG(0x40E00468) /* Clear Rising Edge Det. Enable [95:64] */
  894. #define GCRER3 __REG(0x40E0046C) /* Clear Rising Edge Det. Enable[127:96] */
  895. #define GSFER0 __REG(0x40E00480) /* Set Falling Edge Det. Enable [31:0] */
  896. #define GSFER1 __REG(0x40E00484) /* Set Falling Edge Det. Enable [63:32] */
  897. #define GSFER2 __REG(0x40E00488) /* Set Falling Edge Det. Enable [95:64] */
  898. #define GSFER3 __REG(0x40E0048C) /* Set Falling Edge Det. Enable[127:96] */
  899. #define GCFER0 __REG(0x40E004A0) /* Clr Falling Edge Det. Enable [31:0] */
  900. #define GCFER1 __REG(0x40E004A4) /* Clr Falling Edge Det. Enable [63:32] */
  901. #define GCFER2 __REG(0x40E004A8) /* Clr Falling Edge Det. Enable [95:64] */
  902. #define GCFER3 __REG(0x40E004AC) /* Clr Falling Edge Det. Enable[127:96] */
  903. #define GSDR(x) __REG2(0x40E00400, ((x) & 0x60) >> 3)
  904. #define GCDR(x) __REG2(0x40300420, ((x) & 0x60) >> 3)
  905. /* Multi-funktion Pin Registers, uncomplete, only:
  906. * - GPIO
  907. * - Data Flash DF_* pins defined.
  908. */
  909. #define GPIO0 __REG(0x40e10124)
  910. #define GPIO1 __REG(0x40e10128)
  911. #define GPIO2 __REG(0x40e1012c)
  912. #define GPIO3 __REG(0x40e10130)
  913. #define GPIO4 __REG(0x40e10134)
  914. #define nXCVREN __REG(0x40e10138)
  915. #define DF_CLE_NOE __REG(0x40e10204)
  916. #define DF_ALE_WE1 __REG(0x40e10208)
  917. #define DF_SCLK_E __REG(0x40e10210)
  918. #define nBE0 __REG(0x40e10214)
  919. #define nBE1 __REG(0x40e10218)
  920. #define DF_ALE_WE2 __REG(0x40e1021c)
  921. #define DF_INT_RnB __REG(0x40e10220)
  922. #define DF_nCS0 __REG(0x40e10224)
  923. #define DF_nCS1 __REG(0x40e10228)
  924. #define DF_nWE __REG(0x40e1022c)
  925. #define DF_nRE __REG(0x40e10230)
  926. #define nLUA __REG(0x40e10234)
  927. #define nLLA __REG(0x40e10238)
  928. #define DF_ADDR0 __REG(0x40e1023c)
  929. #define DF_ADDR1 __REG(0x40e10240)
  930. #define DF_ADDR2 __REG(0x40e10244)
  931. #define DF_ADDR3 __REG(0x40e10248)
  932. #define DF_IO0 __REG(0x40e1024c)
  933. #define DF_IO8 __REG(0x40e10250)
  934. #define DF_IO1 __REG(0x40e10254)
  935. #define DF_IO9 __REG(0x40e10258)
  936. #define DF_IO2 __REG(0x40e1025c)
  937. #define DF_IO10 __REG(0x40e10260)
  938. #define DF_IO3 __REG(0x40e10264)
  939. #define DF_IO11 __REG(0x40e10268)
  940. #define DF_IO4 __REG(0x40e1026c)
  941. #define DF_IO12 __REG(0x40e10270)
  942. #define DF_IO5 __REG(0x40e10274)
  943. #define DF_IO13 __REG(0x40e10278)
  944. #define DF_IO6 __REG(0x40e1027c)
  945. #define DF_IO14 __REG(0x40e10280)
  946. #define DF_IO7 __REG(0x40e10284)
  947. #define DF_IO15 __REG(0x40e10288)
  948. #define GPIO5 __REG(0x40e1028c)
  949. #define GPIO6 __REG(0x40e10290)
  950. #define GPIO7 __REG(0x40e10294)
  951. #define GPIO8 __REG(0x40e10298)
  952. #define GPIO9 __REG(0x40e1029c)
  953. #define GPIO11 __REG(0x40e102a0)
  954. #define GPIO12 __REG(0x40e102a4)
  955. #define GPIO13 __REG(0x40e102a8)
  956. #define GPIO14 __REG(0x40e102ac)
  957. #define GPIO15 __REG(0x40e102b0)
  958. #define GPIO16 __REG(0x40e102b4)
  959. #define GPIO17 __REG(0x40e102b8)
  960. #define GPIO18 __REG(0x40e102bc)
  961. #define GPIO19 __REG(0x40e102c0)
  962. #define GPIO20 __REG(0x40e102c4)
  963. #define GPIO21 __REG(0x40e102c8)
  964. #define GPIO22 __REG(0x40e102cc)
  965. #define GPIO23 __REG(0x40e102d0)
  966. #define GPIO24 __REG(0x40e102d4)
  967. #define GPIO25 __REG(0x40e102d8)
  968. #define GPIO26 __REG(0x40e102dc)
  969. #define GPIO27 __REG(0x40e10400)
  970. #define GPIO28 __REG(0x40e10404)
  971. #define GPIO29 __REG(0x40e10408)
  972. #define GPIO30 __REG(0x40e1040c)
  973. #define GPIO31 __REG(0x40e10410)
  974. #define GPIO32 __REG(0x40e10414)
  975. #define GPIO33 __REG(0x40e10418)
  976. #define GPIO34 __REG(0x40e1041c)
  977. #define GPIO35 __REG(0x40e10420)
  978. #define GPIO36 __REG(0x40e10424)
  979. #define GPIO37 __REG(0x40e10428)
  980. #define GPIO38 __REG(0x40e1042c)
  981. #define GPIO39 __REG(0x40e10430)
  982. #define GPIO40 __REG(0x40e10434)
  983. #define GPIO41 __REG(0x40e10438)
  984. #define GPIO42 __REG(0x40e1043c)
  985. #define GPIO43 __REG(0x40e10440)
  986. #define GPIO44 __REG(0x40e10444)
  987. #define GPIO45 __REG(0x40e10448)
  988. #define GPIO46 __REG(0x40e1044c)
  989. #define GPIO47 __REG(0x40e10450)
  990. #define GPIO48 __REG(0x40e10454)
  991. #define GPIO10 __REG(0x40e10458)
  992. #define GPIO49 __REG(0x40e1045c)
  993. #define GPIO50 __REG(0x40e10460)
  994. #define GPIO51 __REG(0x40e10464)
  995. #define GPIO52 __REG(0x40e10468)
  996. #define GPIO53 __REG(0x40e1046c)
  997. #define GPIO54 __REG(0x40e10470)
  998. #define GPIO55 __REG(0x40e10474)
  999. #define GPIO56 __REG(0x40e10478)
  1000. #define GPIO57 __REG(0x40e1047c)
  1001. #define GPIO58 __REG(0x40e10480)
  1002. #define GPIO59 __REG(0x40e10484)
  1003. #define GPIO60 __REG(0x40e10488)
  1004. #define GPIO61 __REG(0x40e1048c)
  1005. #define GPIO62 __REG(0x40e10490)
  1006. #define GPIO6_2 __REG(0x40e10494)
  1007. #define GPIO7_2 __REG(0x40e10498)
  1008. #define GPIO8_2 __REG(0x40e1049c)
  1009. #define GPIO9_2 __REG(0x40e104a0)
  1010. #define GPIO10_2 __REG(0x40e104a4)
  1011. #define GPIO11_2 __REG(0x40e104a8)
  1012. #define GPIO12_2 __REG(0x40e104ac)
  1013. #define GPIO13_2 __REG(0x40e104b0)
  1014. #define GPIO63 __REG(0x40e104b4)
  1015. #define GPIO64 __REG(0x40e104b8)
  1016. #define GPIO65 __REG(0x40e104bc)
  1017. #define GPIO66 __REG(0x40e104c0)
  1018. #define GPIO67 __REG(0x40e104c4)
  1019. #define GPIO68 __REG(0x40e104c8)
  1020. #define GPIO69 __REG(0x40e104cc)
  1021. #define GPIO70 __REG(0x40e104d0)
  1022. #define GPIO71 __REG(0x40e104d4)
  1023. #define GPIO72 __REG(0x40e104d8)
  1024. #define GPIO73 __REG(0x40e104dc)
  1025. #define GPIO14_2 __REG(0x40e104e0)
  1026. #define GPIO15_2 __REG(0x40e104e4)
  1027. #define GPIO16_2 __REG(0x40e104e8)
  1028. #define GPIO17_2 __REG(0x40e104ec)
  1029. #define GPIO74 __REG(0x40e104f0)
  1030. #define GPIO75 __REG(0x40e104f4)
  1031. #define GPIO76 __REG(0x40e104f8)
  1032. #define GPIO77 __REG(0x40e104fc)
  1033. #define GPIO78 __REG(0x40e10500)
  1034. #define GPIO79 __REG(0x40e10504)
  1035. #define GPIO80 __REG(0x40e10508)
  1036. #define GPIO81 __REG(0x40e1050c)
  1037. #define GPIO82 __REG(0x40e10510)
  1038. #define GPIO83 __REG(0x40e10514)
  1039. #define GPIO84 __REG(0x40e10518)
  1040. #define GPIO85 __REG(0x40e1051c)
  1041. #define GPIO86 __REG(0x40e10520)
  1042. #define GPIO87 __REG(0x40e10524)
  1043. #define GPIO88 __REG(0x40e10528)
  1044. #define GPIO89 __REG(0x40e1052c)
  1045. #define GPIO90 __REG(0x40e10530)
  1046. #define GPIO91 __REG(0x40e10534)
  1047. #define GPIO92 __REG(0x40e10538)
  1048. #define GPIO93 __REG(0x40e1053c)
  1049. #define GPIO94 __REG(0x40e10540)
  1050. #define GPIO95 __REG(0x40e10544)
  1051. #define GPIO96 __REG(0x40e10548)
  1052. #define GPIO97 __REG(0x40e1054c)
  1053. #define GPIO98 __REG(0x40e10550)
  1054. #define GPIO99 __REG(0x40e10600)
  1055. #define GPIO100 __REG(0x40e10604)
  1056. #define GPIO101 __REG(0x40e10608)
  1057. #define GPIO102 __REG(0x40e1060c)
  1058. #define GPIO103 __REG(0x40e10610)
  1059. #define GPIO104 __REG(0x40e10614)
  1060. #define GPIO105 __REG(0x40e10618)
  1061. #define GPIO106 __REG(0x40e1061c)
  1062. #define GPIO107 __REG(0x40e10620)
  1063. #define GPIO108 __REG(0x40e10624)
  1064. #define GPIO109 __REG(0x40e10628)
  1065. #define GPIO110 __REG(0x40e1062c)
  1066. #define GPIO111 __REG(0x40e10630)
  1067. #define GPIO112 __REG(0x40e10634)
  1068. #define GPIO113 __REG(0x40e10638)
  1069. #define GPIO114 __REG(0x40e1063c)
  1070. #define GPIO115 __REG(0x40e10640)
  1071. #define GPIO116 __REG(0x40e10644)
  1072. #define GPIO117 __REG(0x40e10648)
  1073. #define GPIO118 __REG(0x40e1064c)
  1074. #define GPIO119 __REG(0x40e10650)
  1075. #define GPIO120 __REG(0x40e10654)
  1076. #define GPIO121 __REG(0x40e10658)
  1077. #define GPIO122 __REG(0x40e1065c)
  1078. #define GPIO123 __REG(0x40e10660)
  1079. #define GPIO124 __REG(0x40e10664)
  1080. #define GPIO125 __REG(0x40e10668)
  1081. #define GPIO126 __REG(0x40e1066c)
  1082. #define GPIO127 __REG(0x40e10670)
  1083. #define GPIO0_2 __REG(0x40e10674)
  1084. #define GPIO1_2 __REG(0x40e10678)
  1085. #define GPIO2_2 __REG(0x40e1067c)
  1086. #define GPIO3_2 __REG(0x40e10680)
  1087. #define GPIO4_2 __REG(0x40e10684)
  1088. #define GPIO5_2 __REG(0x40e10688)
  1089. /* MFPR Bit Definitions, see 4-10, Vol. 1 */
  1090. #define PULL_SEL 0x8000
  1091. #define PULLUP_EN 0x4000
  1092. #define PULLDOWN_EN 0x2000
  1093. #define DRIVE_FAST_1mA 0x0
  1094. #define DRIVE_FAST_2mA 0x400
  1095. #define DRIVE_FAST_3mA 0x800
  1096. #define DRIVE_FAST_4mA 0xC00
  1097. #define DRIVE_SLOW_6mA 0x1000
  1098. #define DRIVE_FAST_6mA 0x1400
  1099. #define DRIVE_SLOW_10mA 0x1800
  1100. #define DRIVE_FAST_10mA 0x1C00
  1101. #define SLEEP_SEL 0x200
  1102. #define SLEEP_DATA 0x100
  1103. #define SLEEP_OE_N 0x80
  1104. #define EDGE_CLEAR 0x40
  1105. #define EDGE_FALL_EN 0x20
  1106. #define EDGE_RISE_EN 0x10
  1107. #define AF_SEL_0 0x0 /* Alternate function 0 (reset state) */
  1108. #define AF_SEL_1 0x1 /* Alternate function 1 */
  1109. #define AF_SEL_2 0x2 /* Alternate function 2 */
  1110. #define AF_SEL_3 0x3 /* Alternate function 3 */
  1111. #define AF_SEL_4 0x4 /* Alternate function 4 */
  1112. #define AF_SEL_5 0x5 /* Alternate function 5 */
  1113. #define AF_SEL_6 0x6 /* Alternate function 6 */
  1114. #define AF_SEL_7 0x7 /* Alternate function 7 */
  1115. #else /* CONFIG_CPU_MONAHANS */
  1116. #define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
  1117. #define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
  1118. #define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
  1119. #define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
  1120. #define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
  1121. #define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */
  1122. #endif /* CONFIG_CPU_MONAHANS */
  1123. /* More handy macros. The argument is a literal GPIO number. */
  1124. #define GPIO_bit(x) (1 << ((x) & 0x1f))
  1125. #ifdef CONFIG_PXA27X
  1126. /* Interrupt Controller */
  1127. #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
  1128. #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
  1129. #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
  1130. #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
  1131. #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
  1132. #define _GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
  1133. #define _GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
  1134. #define _GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
  1135. #define _GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
  1136. #define _GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
  1137. #define _GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
  1138. #define _GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
  1139. #define _GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
  1140. #define GPLR(x) ((((x) & 0x7f) < 96) ? _GPLR(x) : GPLR3)
  1141. #define GPDR(x) ((((x) & 0x7f) < 96) ? _GPDR(x) : GPDR3)
  1142. #define GPSR(x) ((((x) & 0x7f) < 96) ? _GPSR(x) : GPSR3)
  1143. #define GPCR(x) ((((x) & 0x7f) < 96) ? _GPCR(x) : GPCR3)
  1144. #define GRER(x) ((((x) & 0x7f) < 96) ? _GRER(x) : GRER3)
  1145. #define GFER(x) ((((x) & 0x7f) < 96) ? _GFER(x) : GFER3)
  1146. #define GEDR(x) ((((x) & 0x7f) < 96) ? _GEDR(x) : GEDR3)
  1147. #define GAFR(x) ((((x) & 0x7f) < 96) ? _GAFR(x) : \
  1148. ((((x) & 0x7f) < 112) ? GAFR3_L : GAFR3_U))
  1149. #else
  1150. #define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
  1151. #define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
  1152. #define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
  1153. #define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
  1154. #define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
  1155. #define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
  1156. #define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
  1157. #define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
  1158. #endif
  1159. /* GPIO alternate function assignments */
  1160. #define GPIO1_RST 1 /* reset */
  1161. #define GPIO6_MMCCLK 6 /* MMC Clock */
  1162. #define GPIO8_48MHz 7 /* 48 MHz clock output */
  1163. #define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
  1164. #define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
  1165. #define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
  1166. #define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
  1167. #define GPIO12_32KHz 12 /* 32 kHz out */
  1168. #define GPIO13_MBGNT 13 /* memory controller grant */
  1169. #define GPIO14_MBREQ 14 /* alternate bus master request */
  1170. #define GPIO15_nCS_1 15 /* chip select 1 */
  1171. #define GPIO16_PWM0 16 /* PWM0 output */
  1172. #define GPIO17_PWM1 17 /* PWM1 output */
  1173. #define GPIO18_RDY 18 /* Ext. Bus Ready */
  1174. #define GPIO19_DREQ1 19 /* External DMA Request */
  1175. #define GPIO20_DREQ0 20 /* External DMA Request */
  1176. #define GPIO23_SCLK 23 /* SSP clock */
  1177. #define GPIO24_SFRM 24 /* SSP Frame */
  1178. #define GPIO25_STXD 25 /* SSP transmit */
  1179. #define GPIO26_SRXD 26 /* SSP receive */
  1180. #define GPIO27_SEXTCLK 27 /* SSP ext_clk */
  1181. #define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
  1182. #define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
  1183. #define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
  1184. #define GPIO31_SYNC 31 /* AC97/I2S sync */
  1185. #define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
  1186. #define GPIO33_nCS_5 33 /* chip select 5 */
  1187. #define GPIO34_FFRXD 34 /* FFUART receive */
  1188. #define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
  1189. #define GPIO35_FFCTS 35 /* FFUART Clear to send */
  1190. #define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
  1191. #define GPIO37_FFDSR 37 /* FFUART data set ready */
  1192. #define GPIO38_FFRI 38 /* FFUART Ring Indicator */
  1193. #define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
  1194. #define GPIO39_FFTXD 39 /* FFUART transmit data */
  1195. #define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
  1196. #define GPIO41_FFRTS 41 /* FFUART request to send */
  1197. #define GPIO42_BTRXD 42 /* BTUART receive data */
  1198. #define GPIO43_BTTXD 43 /* BTUART transmit data */
  1199. #define GPIO44_BTCTS 44 /* BTUART clear to send */
  1200. #define GPIO45_BTRTS 45 /* BTUART request to send */
  1201. #define GPIO46_ICPRXD 46 /* ICP receive data */
  1202. #define GPIO46_STRXD 46 /* STD_UART receive data */
  1203. #define GPIO47_ICPTXD 47 /* ICP transmit data */
  1204. #define GPIO47_STTXD 47 /* STD_UART transmit data */
  1205. #define GPIO48_nPOE 48 /* Output Enable for Card Space */
  1206. #define GPIO49_nPWE 49 /* Write Enable for Card Space */
  1207. #define GPIO50_nPIOR 50 /* I/O Read for Card Space */
  1208. #define GPIO51_nPIOW 51 /* I/O Write for Card Space */
  1209. #define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
  1210. #define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
  1211. #define GPIO53_MMCCLK 53 /* MMC Clock */
  1212. #define GPIO54_MMCCLK 54 /* MMC Clock */
  1213. #define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
  1214. #define GPIO55_nPREG 55 /* Card Address bit 26 */
  1215. #define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
  1216. #define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
  1217. #define GPIO58_LDD_0 58 /* LCD data pin 0 */
  1218. #define GPIO59_LDD_1 59 /* LCD data pin 1 */
  1219. #define GPIO60_LDD_2 60 /* LCD data pin 2 */
  1220. #define GPIO61_LDD_3 61 /* LCD data pin 3 */
  1221. #define GPIO62_LDD_4 62 /* LCD data pin 4 */
  1222. #define GPIO63_LDD_5 63 /* LCD data pin 5 */
  1223. #define GPIO64_LDD_6 64 /* LCD data pin 6 */
  1224. #define GPIO65_LDD_7 65 /* LCD data pin 7 */
  1225. #define GPIO66_LDD_8 66 /* LCD data pin 8 */
  1226. #define GPIO66_MBREQ 66 /* alternate bus master req */
  1227. #define GPIO67_LDD_9 67 /* LCD data pin 9 */
  1228. #define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
  1229. #define GPIO68_LDD_10 68 /* LCD data pin 10 */
  1230. #define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
  1231. #define GPIO69_LDD_11 69 /* LCD data pin 11 */
  1232. #define GPIO69_MMCCLK 69 /* MMC_CLK */
  1233. #define GPIO70_LDD_12 70 /* LCD data pin 12 */
  1234. #define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
  1235. #define GPIO71_LDD_13 71 /* LCD data pin 13 */
  1236. #define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
  1237. #define GPIO72_LDD_14 72 /* LCD data pin 14 */
  1238. #define GPIO72_32kHz 72 /* 32 kHz clock */
  1239. #define GPIO73_LDD_15 73 /* LCD data pin 15 */
  1240. #define GPIO73_MBGNT 73 /* Memory controller grant */
  1241. #define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
  1242. #define GPIO75_LCD_LCLK 75 /* LCD line clock */
  1243. #define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
  1244. #define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
  1245. #define GPIO78_nCS_2 78 /* chip select 2 */
  1246. #define GPIO79_nCS_3 79 /* chip select 3 */
  1247. #define GPIO80_nCS_4 80 /* chip select 4 */
  1248. /* GPIO alternate function mode & direction */
  1249. #define GPIO_IN 0x000
  1250. #define GPIO_OUT 0x080
  1251. #define GPIO_ALT_FN_1_IN 0x100
  1252. #define GPIO_ALT_FN_1_OUT 0x180
  1253. #define GPIO_ALT_FN_2_IN 0x200
  1254. #define GPIO_ALT_FN_2_OUT 0x280
  1255. #define GPIO_ALT_FN_3_IN 0x300
  1256. #define GPIO_ALT_FN_3_OUT 0x380
  1257. #define GPIO_MD_MASK_NR 0x07f
  1258. #define GPIO_MD_MASK_DIR 0x080
  1259. #define GPIO_MD_MASK_FN 0x300
  1260. #define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
  1261. #define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
  1262. #define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)
  1263. #define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
  1264. #define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
  1265. #define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
  1266. #define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
  1267. #define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
  1268. #define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
  1269. #define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
  1270. #define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
  1271. #define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
  1272. #define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
  1273. #define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
  1274. #define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
  1275. #define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
  1276. #define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)
  1277. #define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
  1278. #define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
  1279. #define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
  1280. #define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
  1281. #define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
  1282. #define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)
  1283. #define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
  1284. #define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
  1285. #define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
  1286. #define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
  1287. #define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
  1288. #define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
  1289. #define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
  1290. #define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
  1291. #define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
  1292. #define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
  1293. #define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
  1294. #define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
  1295. #define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
  1296. #define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
  1297. #define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
  1298. #define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
  1299. #define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
  1300. #define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
  1301. #define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
  1302. #define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
  1303. #define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
  1304. #define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
  1305. #define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
  1306. #define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
  1307. #define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
  1308. #define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
  1309. #define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
  1310. #define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
  1311. #define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
  1312. #define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
  1313. #define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
  1314. #define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
  1315. #define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
  1316. #define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
  1317. #define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
  1318. #define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
  1319. #define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
  1320. #define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
  1321. #define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
  1322. #define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
  1323. #define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
  1324. #define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
  1325. #define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
  1326. #define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
  1327. #define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
  1328. #define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
  1329. #define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
  1330. #define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
  1331. #define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
  1332. #define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
  1333. #define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
  1334. #define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
  1335. #define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
  1336. #define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
  1337. #define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
  1338. #define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
  1339. #define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
  1340. #define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
  1341. #define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
  1342. #define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
  1343. #define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
  1344. #define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
  1345. #define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
  1346. #define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
  1347. #define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
  1348. #define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
  1349. #define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
  1350. #define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
  1351. #define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
  1352. #define GPIO117_SCL (117 | GPIO_ALT_FN_1_OUT)
  1353. #define GPIO118_SDA (118 | GPIO_ALT_FN_1_OUT)
  1354. /*
  1355. * Power Manager
  1356. */
  1357. #ifdef CONFIG_CPU_MONAHANS
  1358. #define ASCR __REG(0x40F40000) /* Application Subsystem Power Status/Control Register */
  1359. #define ARSR __REG(0x40F40004) /* Application Subsystem Reset Status Register */
  1360. #define AD3ER __REG(0x40F40008) /* Application Subsystem D3 state Wakeup Enable Register */
  1361. #define AD3SR __REG(0x40F4000C) /* Application Subsystem D3 state Wakeup Status Register */
  1362. #define AD2D0ER __REG(0x40F40010) /* Application Subsystem D2 to D0 state Wakeup Enable Register */
  1363. #define AD2D0SR __REG(0x40F40014) /* Application Subsystem D2 to D0 state Wakeup Status Register */
  1364. #define AD2D1ER __REG(0x40F40018) /* Application Subsystem D2 to D1 state Wakeup Enable Register */
  1365. #define AD2D1SR __REG(0x40F4001C) /* Application Subsystem D2 to D1 state Wakeup Status Register */
  1366. #define AD1D0ER __REG(0x40F40020) /* Application Subsystem D1 to D0 state Wakeup Enable Register */
  1367. #define AD1D0SR __REG(0x40F40024) /* Application Subsystem D1 to D0 state Wakeup Status Register */
  1368. #define ASDCNT __REG(0x40F40028) /* Application Subsystem SRAM Drowsy Count Register */
  1369. #define AD3R __REG(0x40F40030) /* Application Subsystem D3 State Configuration Register */
  1370. #define AD2R __REG(0x40F40034) /* Application Subsystem D2 State Configuration Register */
  1371. #define AD1R __REG(0x40F40038) /* Application Subsystem D1 State Configuration Register */
  1372. #define PMCR __REG(0x40F50000) /* Power Manager Control Register */
  1373. #define PSR __REG(0x40F50004) /* Power Manager S2 Status Register */
  1374. #define PSPR __REG(0x40F50008) /* Power Manager Scratch Pad Register */
  1375. #define PCFR __REG(0x40F5000C) /* Power Manager General Configuration Register */
  1376. #define PWER __REG(0x40F50010) /* Power Manager Wake-up Enable Register */
  1377. #define PWSR __REG(0x40F50014) /* Power Manager Wake-up Status Register */
  1378. #define PECR __REG(0x40F50018) /* Power Manager EXT_WAKEUP[1:0] Control Register */
  1379. #define DCDCSR __REG(0x40F50080) /* DC-DC Controller Status Register */
  1380. #define PVCR __REG(0x40F50100) /* Power Manager Voltage Change Control Register */
  1381. #define PCMD(x) __REG(0x40F50110 + x*4)
  1382. #define PCMD0 __REG(0x40F50110 + 0 * 4)
  1383. #define PCMD1 __REG(0x40F50110 + 1 * 4)
  1384. #define PCMD2 __REG(0x40F50110 + 2 * 4)
  1385. #define PCMD3 __REG(0x40F50110 + 3 * 4)
  1386. #define PCMD4 __REG(0x40F50110 + 4 * 4)
  1387. #define PCMD5 __REG(0x40F50110 + 5 * 4)
  1388. #define PCMD6 __REG(0x40F50110 + 6 * 4)
  1389. #define PCMD7 __REG(0x40F50110 + 7 * 4)
  1390. #define PCMD8 __REG(0x40F50110 + 8 * 4)
  1391. #define PCMD9 __REG(0x40F50110 + 9 * 4)
  1392. #define PCMD10 __REG(0x40F50110 + 10 * 4)
  1393. #define PCMD11 __REG(0x40F50110 + 11 * 4)
  1394. #define PCMD12 __REG(0x40F50110 + 12 * 4)
  1395. #define PCMD13 __REG(0x40F50110 + 13 * 4)
  1396. #define PCMD14 __REG(0x40F50110 + 14 * 4)
  1397. #define PCMD15 __REG(0x40F50110 + 15 * 4)
  1398. #define PCMD16 __REG(0x40F50110 + 16 * 4)
  1399. #define PCMD17 __REG(0x40F50110 + 17 * 4)
  1400. #define PCMD18 __REG(0x40F50110 + 18 * 4)
  1401. #define PCMD19 __REG(0x40F50110 + 19 * 4)
  1402. #define PCMD20 __REG(0x40F50110 + 20 * 4)
  1403. #define PCMD21 __REG(0x40F50110 + 21 * 4)
  1404. #define PCMD22 __REG(0x40F50110 + 22 * 4)
  1405. #define PCMD23 __REG(0x40F50110 + 23 * 4)
  1406. #define PCMD24 __REG(0x40F50110 + 24 * 4)
  1407. #define PCMD25 __REG(0x40F50110 + 25 * 4)
  1408. #define PCMD26 __REG(0x40F50110 + 26 * 4)
  1409. #define PCMD27 __REG(0x40F50110 + 27 * 4)
  1410. #define PCMD28 __REG(0x40F50110 + 28 * 4)
  1411. #define PCMD29 __REG(0x40F50110 + 29 * 4)
  1412. #define PCMD30 __REG(0x40F50110 + 30 * 4)
  1413. #define PCMD31 __REG(0x40F50110 + 31 * 4)
  1414. #define PCMD_MBC (1<<12)
  1415. #define PCMD_DCE (1<<11)
  1416. #define PCMD_LC (1<<10)
  1417. #define PCMD_SQC (3<<8) /* only 00 and 01 are valid */
  1418. #define PVCR_FVC (0x1 << 28)
  1419. #define PVCR_VCSA (0x1<<14)
  1420. #define PVCR_CommandDelay (0xf80)
  1421. #define PVCR_ReadPointer (0x01f00000)
  1422. #define PVCR_SlaveAddress (0x7f)
  1423. #else /* ifdef CONFIG_CPU_MONAHANS */
  1424. #define PMCR __REG(0x40F00000) /* Power Manager Control Register */
  1425. #define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
  1426. #define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
  1427. #define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
  1428. #define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
  1429. #define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
  1430. #define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
  1431. #define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
  1432. #define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
  1433. #define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
  1434. #define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
  1435. #define PGSR3 __REG(0x40F0002C) /* Power Manager GPIO Sleep State Register for GP[118-96] */
  1436. #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
  1437. #define PSLR __REG(0x40F00034) /* Power Manager Sleep Config Register */
  1438. #define PSTR __REG(0x40F00038) /* Power Manager Standby Config Register */
  1439. #define PSNR __REG(0x40F0003C) /* Power Manager Sense Config Register */
  1440. #define PVCR __REG(0x40F00040) /* Power Manager VoltageControl Register */
  1441. #define PKWR __REG(0x40F00050) /* Power Manager KB Wake-up Enable Reg */
  1442. #define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Register */
  1443. #define PCMD(x) __REG(0x40F00080 + x*4)
  1444. #define PCMD0 __REG(0x40F00080 + 0 * 4)
  1445. #define PCMD1 __REG(0x40F00080 + 1 * 4)
  1446. #define PCMD2 __REG(0x40F00080 + 2 * 4)
  1447. #define PCMD3 __REG(0x40F00080 + 3 * 4)
  1448. #define PCMD4 __REG(0x40F00080 + 4 * 4)
  1449. #define PCMD5 __REG(0x40F00080 + 5 * 4)
  1450. #define PCMD6 __REG(0x40F00080 + 6 * 4)
  1451. #define PCMD7 __REG(0x40F00080 + 7 * 4)
  1452. #define PCMD8 __REG(0x40F00080 + 8 * 4)
  1453. #define PCMD9 __REG(0x40F00080 + 9 * 4)
  1454. #define PCMD10 __REG(0x40F00080 + 10 * 4)
  1455. #define PCMD11 __REG(0x40F00080 + 11 * 4)
  1456. #define PCMD12 __REG(0x40F00080 + 12 * 4)
  1457. #define PCMD13 __REG(0x40F00080 + 13 * 4)
  1458. #define PCMD14 __REG(0x40F00080 + 14 * 4)
  1459. #define PCMD15 __REG(0x40F00080 + 15 * 4)
  1460. #define PCMD16 __REG(0x40F00080 + 16 * 4)
  1461. #define PCMD17 __REG(0x40F00080 + 17 * 4)
  1462. #define PCMD18 __REG(0x40F00080 + 18 * 4)
  1463. #define PCMD19 __REG(0x40F00080 + 19 * 4)
  1464. #define PCMD20 __REG(0x40F00080 + 20 * 4)
  1465. #define PCMD21 __REG(0x40F00080 + 21 * 4)
  1466. #define PCMD22 __REG(0x40F00080 + 22 * 4)
  1467. #define PCMD23 __REG(0x40F00080 + 23 * 4)
  1468. #define PCMD24 __REG(0x40F00080 + 24 * 4)
  1469. #define PCMD25 __REG(0x40F00080 + 25 * 4)
  1470. #define PCMD26 __REG(0x40F00080 + 26 * 4)
  1471. #define PCMD27 __REG(0x40F00080 + 27 * 4)
  1472. #define PCMD28 __REG(0x40F00080 + 28 * 4)
  1473. #define PCMD29 __REG(0x40F00080 + 29 * 4)
  1474. #define PCMD30 __REG(0x40F00080 + 30 * 4)
  1475. #define PCMD31 __REG(0x40F00080 + 31 * 4)
  1476. #define PCMD_MBC (1<<12)
  1477. #define PCMD_DCE (1<<11)
  1478. #define PCMD_LC (1<<10)
  1479. /* FIXME: PCMD_SQC need be checked. */
  1480. #define PCMD_SQC (3<<8) /* currently only bit 8 is changerable, */
  1481. /* bit 9 should be 0 all day. */
  1482. #define PVCR_VCSA (0x1<<14)
  1483. #define PVCR_CommandDelay (0xf80)
  1484. /* define MACRO for Power Manager General Configuration Register (PCFR) */
  1485. #define PCFR_FVC (0x1 << 10)
  1486. #define PCFR_PI2C_EN (0x1 << 6)
  1487. #define PSSR_OTGPH (1 << 6) /* OTG Peripheral control Hold */
  1488. #define PSSR_RDH (1 << 5) /* Read Disable Hold */
  1489. #define PSSR_PH (1 << 4) /* Peripheral Control Hold */
  1490. #define PSSR_VFS (1 << 2) /* VDD Fault Status */
  1491. #define PSSR_BFS (1 << 1) /* Battery Fault Status */
  1492. #define PSSR_SSS (1 << 0) /* Software Sleep Status */
  1493. #define PCFR_DS (1 << 3) /* Deep Sleep Mode */
  1494. #define PCFR_FS (1 << 2) /* Float Static Chip Selects */
  1495. #define PCFR_FP (1 << 1) /* Float PCMCIA controls */
  1496. #define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */
  1497. #define RCSR_GPR (1 << 3) /* GPIO Reset */
  1498. #define RCSR_SMR (1 << 2) /* Sleep Mode */
  1499. #define RCSR_WDR (1 << 1) /* Watchdog Reset */
  1500. #define RCSR_HWR (1 << 0) /* Hardware Reset */
  1501. #endif /* CONFIG_CPU_MONAHANS */
  1502. /*
  1503. * SSP Serial Port Registers
  1504. */
  1505. #define SSCR0 __REG(0x41000000) /* SSP Control Register 0 */
  1506. #define SSCR1 __REG(0x41000004) /* SSP Control Register 1 */
  1507. #define SSSR __REG(0x41000008) /* SSP Status Register */
  1508. #define SSITR __REG(0x4100000C) /* SSP Interrupt Test Register */
  1509. #define SSDR __REG(0x41000010) /* (Write / Read) SSP Data Write Register/SSP Data Read Register */
  1510. /*
  1511. * MultiMediaCard (MMC) controller
  1512. */
  1513. #define MMC_STRPCL __REG(0x41100000) /* Control to start and stop MMC clock */
  1514. #define MMC_STAT __REG(0x41100004) /* MMC Status Register (read only) */
  1515. #define MMC_CLKRT __REG(0x41100008) /* MMC clock rate */
  1516. #define MMC_SPI __REG(0x4110000c) /* SPI mode control bits */
  1517. #define MMC_CMDAT __REG(0x41100010) /* Command/response/data sequence control */
  1518. #define MMC_RESTO __REG(0x41100014) /* Expected response time out */
  1519. #define MMC_RDTO __REG(0x41100018) /* Expected data read time out */
  1520. #define MMC_BLKLEN __REG(0x4110001c) /* Block length of data transaction */
  1521. #define MMC_NOB __REG(0x41100020) /* Number of blocks, for block mode */
  1522. #define MMC_PRTBUF __REG(0x41100024) /* Partial MMC_TXFIFO FIFO written */
  1523. #define MMC_I_MASK __REG(0x41100028) /* Interrupt Mask */
  1524. #define MMC_I_REG __REG(0x4110002c) /* Interrupt Register (read only) */
  1525. #define MMC_CMD __REG(0x41100030) /* Index of current command */
  1526. #define MMC_ARGH __REG(0x41100034) /* MSW part of the current command argument */
  1527. #define MMC_ARGL __REG(0x41100038) /* LSW part of the current command argument */
  1528. #define MMC_RES __REG(0x4110003c) /* Response FIFO (read only) */
  1529. #define MMC_RXFIFO __REG(0x41100040) /* Receive FIFO (read only) */
  1530. #define MMC_TXFIFO __REG(0x41100044) /* Transmit FIFO (write only) */
  1531. /*
  1532. * Core Clock
  1533. */
  1534. #if defined(CONFIG_CPU_MONAHANS)
  1535. #define ACCR __REG(0x41340000) /* Application Subsystem Clock Configuration Register */
  1536. #define ACSR __REG(0x41340004) /* Application Subsystem Clock Status Register */
  1537. #define AICSR __REG(0x41340008) /* Application Subsystem Interrupt Control/Status Register */
  1538. #define CKENA __REG(0x4134000C) /* A Clock Enable Register */
  1539. #define CKENB __REG(0x41340010) /* B Clock Enable Register */
  1540. #define AC97_DIV __REG(0x41340014) /* AC97 clock divisor value register */
  1541. #define ACCR_SMC_MASK 0x03800000 /* Static Memory Controller Frequency Select */
  1542. #define ACCR_SRAM_MASK 0x000c0000 /* SRAM Controller Frequency Select */
  1543. #define ACCR_FC_MASK 0x00030000 /* Frequency Change Frequency Select */
  1544. #define ACCR_HSIO_MASK 0x0000c000 /* High Speed IO Frequency Select */
  1545. #define ACCR_DDR_MASK 0x00003000 /* DDR Memory Controller Frequency Select */
  1546. #define ACCR_XN_MASK 0x00000700 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
  1547. #define ACCR_XL_MASK 0x0000001f /* Crystal Frequency to Memory Frequency Multiplier */
  1548. #define ACCR_XPDIS (1 << 31)
  1549. #define ACCR_SPDIS (1 << 30)
  1550. #define ACCR_13MEND1 (1 << 27)
  1551. #define ACCR_D0CS (1 << 26)
  1552. #define ACCR_13MEND2 (1 << 21)
  1553. #define ACCR_PCCE (1 << 11)
  1554. #define CKENA_30_MSL0 (1 << 30) /* MSL0 Interface Unit Clock Enable */
  1555. #define CKENA_29_SSP4 (1 << 29) /* SSP3 Unit Clock Enable */
  1556. #define CKENA_28_SSP3 (1 << 28) /* SSP2 Unit Clock Enable */
  1557. #define CKENA_27_SSP2 (1 << 27) /* SSP1 Unit Clock Enable */
  1558. #define CKENA_26_SSP1 (1 << 26) /* SSP0 Unit Clock Enable */
  1559. #define CKENA_25_TSI (1 << 25) /* TSI Clock Enable */
  1560. #define CKENA_24_AC97 (1 << 24) /* AC97 Unit Clock Enable */
  1561. #define CKENA_23_STUART (1 << 23) /* STUART Unit Clock Enable */
  1562. #define CKENA_22_FFUART (1 << 22) /* FFUART Unit Clock Enable */
  1563. #define CKENA_21_BTUART (1 << 21) /* BTUART Unit Clock Enable */
  1564. #define CKENA_20_UDC (1 << 20) /* UDC Clock Enable */
  1565. #define CKENA_19_TPM (1 << 19) /* TPM Unit Clock Enable */
  1566. #define CKENA_18_USIM1 (1 << 18) /* USIM1 Unit Clock Enable */
  1567. #define CKENA_17_USIM0 (1 << 17) /* USIM0 Unit Clock Enable */
  1568. #define CKENA_15_CIR (1 << 15) /* Consumer IR Clock Enable */
  1569. #define CKENA_14_KEY (1 << 14) /* Keypad Controller Clock Enable */
  1570. #define CKENA_13_MMC1 (1 << 13) /* MMC1 Clock Enable */
  1571. #define CKENA_12_MMC0 (1 << 12) /* MMC0 Clock Enable */
  1572. #define CKENA_11_FLASH (1 << 11) /* Boot ROM Clock Enable */
  1573. #define CKENA_10_SRAM (1 << 10) /* SRAM Controller Clock Enable */
  1574. #define CKENA_9_SMC (1 << 9) /* Static Memory Controller */
  1575. #define CKENA_8_DMC (1 << 8) /* Dynamic Memory Controller */
  1576. #define CKENA_7_GRAPHICS (1 << 7) /* 2D Graphics Clock Enable */
  1577. #define CKENA_6_USBCLI (1 << 6) /* USB Client Unit Clock Enable */
  1578. #define CKENA_4_NAND (1 << 4) /* NAND Flash Controller Clock Enable */
  1579. #define CKENA_3_CAMERA (1 << 3) /* Camera Interface Clock Enable */
  1580. #define CKENA_2_USBHOST (1 << 2) /* USB Host Unit Clock Enable */
  1581. #define CKENA_1_LCD (1 << 1) /* LCD Unit Clock Enable */
  1582. #define CKENB_8_1WIRE ((1 << 8) + 32) /* One Wire Interface Unit Clock Enable */
  1583. #define CKENB_7_GPIO ((1 << 7) + 32) /* GPIO Clock Enable */
  1584. #define CKENB_6_IRQ ((1 << 6) + 32) /* Interrupt Controller Clock Enable */
  1585. #define CKENB_4_I2C ((1 << 4) + 32) /* I2C Unit Clock Enable */
  1586. #define CKENB_1_PWM1 ((1 << 1) + 32) /* PWM2 & PWM3 Clock Enable */
  1587. #define CKENB_0_PWM0 ((1 << 0) + 32) /* PWM0 & PWM1 Clock Enable */
  1588. #else /* if defined CONFIG_CPU_MONAHANS */
  1589. #define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
  1590. #define CKEN __REG(0x41300004) /* Clock Enable Register */
  1591. #define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
  1592. #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
  1593. #if !defined(CONFIG_PXA27X)
  1594. #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
  1595. #endif
  1596. #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
  1597. #define CKEN24_CAMERA (1 << 24) /* Camera Interface Clock Enable */
  1598. #define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */
  1599. #define CKEN22_MEMC (1 << 22) /* Memory Controller Clock Enable */
  1600. #define CKEN21_MEMSTK (1 << 21) /* Memory Stick Host Controller */
  1601. #define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */
  1602. #define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */
  1603. #define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */
  1604. #define CKEN17_MSL (1 << 17) /* MSL Unit Clock Enable */
  1605. #define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */
  1606. #define CKEN15_PWRI2C (1 << 15) /* PWR I2C Unit Clock Enable */
  1607. #define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */
  1608. #define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */
  1609. #define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */
  1610. #define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */
  1611. #if defined(CONFIG_PXA27X)
  1612. #define CKEN10_USBHOST (1 << 10) /* USB Host Unit Clock Enable */
  1613. #define CKEN24_CAMERA (1 << 24) /* Camera Unit Clock Enable */
  1614. #endif
  1615. #define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */
  1616. #define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */
  1617. #define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */
  1618. #define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */
  1619. #define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */
  1620. #define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */
  1621. #define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */
  1622. #define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */
  1623. #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
  1624. #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
  1625. #if !defined(CONFIG_PXA27X)
  1626. #define CCCR_L09 (0x1F)
  1627. #define CCCR_L27 (0x1)
  1628. #define CCCR_L32 (0x2)
  1629. #define CCCR_L36 (0x3)
  1630. #define CCCR_L40 (0x4)
  1631. #define CCCR_L45 (0x5)
  1632. #define CCCR_M1 (0x1 << 5)
  1633. #define CCCR_M2 (0x2 << 5)
  1634. #define CCCR_M4 (0x3 << 5)
  1635. #define CCCR_N10 (0x2 << 7)
  1636. #define CCCR_N15 (0x3 << 7)
  1637. #define CCCR_N20 (0x4 << 7)
  1638. #define CCCR_N25 (0x5 << 7)
  1639. #define CCCR_N30 (0x6 << 7)
  1640. #endif
  1641. #endif /* CONFIG_CPU_MONAHANS */
  1642. /*
  1643. * LCD
  1644. */
  1645. #define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
  1646. #define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
  1647. #define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
  1648. #define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
  1649. #define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
  1650. #define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
  1651. #define LCSR0 __REG(0x44000038) /* LCD Controller Status Register */
  1652. #define LCSR1 __REG(0x44000034) /* LCD Controller Status Register */
  1653. #define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
  1654. #define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
  1655. #define TMEDCR __REG(0x44000044) /* TMED Control Register */
  1656. #define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
  1657. #define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
  1658. #define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
  1659. #define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
  1660. #define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
  1661. #define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
  1662. #define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
  1663. #define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
  1664. #define LCCR0_ENB (1 << 0) /* LCD Controller enable */
  1665. #define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */
  1666. #define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */
  1667. #define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
  1668. #define LCCR0_SFM (1 << 4) /* Start of frame mask */
  1669. #define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
  1670. #define LCCR0_EFM (1 << 6) /* End of Frame mask */
  1671. #define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */
  1672. #define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */
  1673. #define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */
  1674. #define LCCR0_DIS (1 << 10) /* LCD Disable */
  1675. #define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
  1676. #define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
  1677. #define LCCR0_PDD_S 12
  1678. #define LCCR0_BM (1 << 20) /* Branch mask */
  1679. #define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
  1680. #if defined(CONFIG_PXA27X)
  1681. #define LCCR0_LCDT (1 << 22) /* LCD Panel Type */
  1682. #define LCCR0_RDSTM (1 << 23) /* Read Status Interrupt Mask */
  1683. #define LCCR0_CMDIM (1 << 24) /* Command Interrupt Mask */
  1684. #endif
  1685. #define LCCR1_PPL Fld (10, 0) /* Pixels Per Line - 1 */
  1686. #define LCCR1_DisWdth(Pixel) /* Display Width [1..800 pix.] */ \
  1687. (((Pixel) - 1) << FShft (LCCR1_PPL))
  1688. #define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */
  1689. #define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \
  1690. /* pulse Width [1..64 Tpix] */ \
  1691. (((Tpix) - 1) << FShft (LCCR1_HSW))
  1692. #define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */
  1693. /* count - 1 [Tpix] */
  1694. #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \
  1695. /* [1..256 Tpix] */ \
  1696. (((Tpix) - 1) << FShft (LCCR1_ELW))
  1697. #define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */
  1698. /* Wait count - 1 [Tpix] */
  1699. #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \
  1700. /* [1..256 Tpix] */ \
  1701. (((Tpix) - 1) << FShft (LCCR1_BLW))
  1702. #define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */
  1703. #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \
  1704. (((Line) - 1) << FShft (LCCR2_LPP))
  1705. #define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */
  1706. /* Width - 1 [Tln] (L_FCLK) */
  1707. #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \
  1708. /* Width [1..64 Tln] */ \
  1709. (((Tln) - 1) << FShft (LCCR2_VSW))
  1710. #define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */
  1711. /* count [Tln] */
  1712. #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \
  1713. /* [0..255 Tln] */ \
  1714. ((Tln) << FShft (LCCR2_EFW))
  1715. #define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */
  1716. /* Wait count [Tln] */
  1717. #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \
  1718. /* [0..255 Tln] */ \
  1719. ((Tln) << FShft (LCCR2_BFW))
  1720. #if 0
  1721. #define LCCR3_PCD (0xff) /* Pixel clock divisor */
  1722. #define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
  1723. #define LCCR3_ACB_S 8
  1724. #endif
  1725. #define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
  1726. #define LCCR3_API_S 16
  1727. #define LCCR3_VSP (1 << 20) /* vertical sync polarity */
  1728. #define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
  1729. #define LCCR3_PCP (1 << 22) /* pixel clock polarity */
  1730. #define LCCR3_OEP (1 << 23) /* output enable polarity */
  1731. #if 0
  1732. #define LCCR3_BPP (7 << 24) /* bits per pixel */
  1733. #define LCCR3_BPP_S 24
  1734. #endif
  1735. #define LCCR3_DPC (1 << 27) /* double pixel clock mode */
  1736. #define LCCR3_PDFOR_0 (0 << 30)
  1737. #define LCCR3_PDFOR_1 (1 << 30)
  1738. #define LCCR3_PDFOR_2 (2 << 30)
  1739. #define LCCR3_PDFOR_3 (3 << 30)
  1740. #define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor */
  1741. #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor */ \
  1742. (((Div) << FShft (LCCR3_PCD)))
  1743. #define LCCR3_BPP Fld (3, 24) /* Bit Per Pixel */
  1744. #define LCCR3_Bpp(Bpp) /* Bit Per Pixel */ \
  1745. ((((Bpp&0x7) << FShft (LCCR3_BPP)))|(((Bpp&0x8)<<26)))
  1746. #define LCCR3_ACB Fld (8, 8) /* AC Bias */
  1747. #define LCCR3_Acb(Acb) /* BAC Bias */ \
  1748. (((Acb) << FShft (LCCR3_ACB)))
  1749. #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */
  1750. /* pulse active High */
  1751. #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */
  1752. #define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */
  1753. /* active High */
  1754. #define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */
  1755. /* active Low */
  1756. #define LCSR0_LDD (1 << 0) /* LCD Disable Done */
  1757. #define LCSR0_SOF (1 << 1) /* Start of frame */
  1758. #define LCSR0_BER (1 << 2) /* Bus error */
  1759. #define LCSR0_ABC (1 << 3) /* AC Bias count */
  1760. #define LCSR0_IUL (1 << 4) /* input FIFO underrun Lower panel */
  1761. #define LCSR0_IUU (1 << 5) /* input FIFO underrun Upper panel */
  1762. #define LCSR0_OU (1 << 6) /* output FIFO underrun */
  1763. #define LCSR0_QD (1 << 7) /* quick disable */
  1764. #define LCSR0_EOF0 (1 << 8) /* end of frame */
  1765. #define LCSR0_BS (1 << 9) /* branch status */
  1766. #define LCSR0_SINT (1 << 10) /* subsequent interrupt */
  1767. #define LCSR1_SOF1 (1 << 0)
  1768. #define LCSR1_SOF2 (1 << 1)
  1769. #define LCSR1_SOF3 (1 << 2)
  1770. #define LCSR1_SOF4 (1 << 3)
  1771. #define LCSR1_SOF5 (1 << 4)
  1772. #define LCSR1_SOF6 (1 << 5)
  1773. #define LCSR1_EOF1 (1 << 8)
  1774. #define LCSR1_EOF2 (1 << 9)
  1775. #define LCSR1_EOF3 (1 << 10)
  1776. #define LCSR1_EOF4 (1 << 11)
  1777. #define LCSR1_EOF5 (1 << 12)
  1778. #define LCSR1_EOF6 (1 << 13)
  1779. #define LCSR1_BS1 (1 << 16)
  1780. #define LCSR1_BS2 (1 << 17)
  1781. #define LCSR1_BS3 (1 << 18)
  1782. #define LCSR1_BS4 (1 << 19)
  1783. #define LCSR1_BS5 (1 << 20)
  1784. #define LCSR1_BS6 (1 << 21)
  1785. #define LCSR1_IU2 (1 << 25)
  1786. #define LCSR1_IU3 (1 << 26)
  1787. #define LCSR1_IU4 (1 << 27)
  1788. #define LCSR1_IU5 (1 << 28)
  1789. #define LCSR1_IU6 (1 << 29)
  1790. #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
  1791. #if defined(CONFIG_PXA27X)
  1792. #define LDCMD_SOFINT (1 << 22)
  1793. #define LDCMD_EOFINT (1 << 21)
  1794. #endif
  1795. /*
  1796. * Memory controller
  1797. */
  1798. #ifdef CONFIG_CPU_MONAHANS
  1799. /* Static Memory Controller Registers */
  1800. #define MSC0 __REG_2(0x4A000008) /* Static Memory Control Register 0 */
  1801. #define MSC1 __REG_2(0x4A00000C) /* Static Memory Control Register 1 */
  1802. #define MECR __REG_2(0x4A000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
  1803. #define SXCNFG __REG_2(0x4A00001C) /* Synchronous Static Memory Control Register */
  1804. #define MCMEM0 __REG_2(0x4A000028) /* Card interface Common Memory Space Socket 0 Timing */
  1805. #define MCATT0 __REG_2(0x4A000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
  1806. #define MCIO0 __REG_2(0x4A000038) /* Card interface I/O Space Socket 0 Timing Configuration */
  1807. #define MEMCLKCFG __REG_2(0x4A000068) /* SCLK speed configuration */
  1808. #define CSADRCFG0 __REG_2(0x4A000080) /* Address Configuration for chip select 0 */
  1809. #define CSADRCFG1 __REG_2(0x4A000084) /* Address Configuration for chip select 1 */
  1810. #define CSADRCFG2 __REG_2(0x4A000088) /* Address Configuration for chip select 2 */
  1811. #define CSADRCFG3 __REG_2(0x4A00008C) /* Address Configuration for chip select 3 */
  1812. #define CSADRCFG_P __REG_2(0x4A000090) /* Address Configuration for pcmcia card interface */
  1813. #define CSMSADRCFG __REG_2(0x4A0000A0) /* Master Address Configuration Register */
  1814. #define CLK_RET_DEL __REG_2(0x4A0000B0) /* Delay line and mux selects for return data latching for sync. flash */
  1815. #define ADV_RET_DEL __REG_2(0x4A0000B4) /* Delay line and mux selects for return data latching for sync. flash */
  1816. /* Dynamic Memory Controller Registers */
  1817. #define MDCNFG __REG_2(0x48100000) /* SDRAM Configuration Register 0 */
  1818. #define MDREFR __REG_2(0x48100004) /* SDRAM Refresh Control Register */
  1819. #define FLYCNFG __REG_2(0x48100020) /* Fly-by DMA DVAL[1:0] polarities */
  1820. #define MDMRS __REG_2(0x48100040) /* MRS value to be written to SDRAM */
  1821. #define DDR_SCAL __REG_2(0x48100050) /* Software Delay Line Calibration/Configuration for external DDR memory. */
  1822. #define DDR_HCAL __REG_2(0x48100060) /* Hardware Delay Line Calibration/Configuration for external DDR memory. */
  1823. #define DDR_WCAL __REG_2(0x48100068) /* DDR Write Strobe Calibration Register */
  1824. #define DMCIER __REG_2(0x48100070) /* Dynamic MC Interrupt Enable Register. */
  1825. #define DMCISR __REG_2(0x48100078) /* Dynamic MC Interrupt Status Register. */
  1826. #define DDR_DLS __REG_2(0x48100080) /* DDR Delay Line Value Status register for external DDR memory. */
  1827. #define EMPI __REG_2(0x48100090) /* EMPI Control Register */
  1828. #define RCOMP __REG_2(0x48100100)
  1829. #define PAD_MA __REG_2(0x48100110)
  1830. #define PAD_MDMSB __REG_2(0x48100114)
  1831. #define PAD_MDLSB __REG_2(0x48100118)
  1832. #define PAD_DMEM __REG_2(0x4810011c)
  1833. #define PAD_SDCLK __REG_2(0x48100120)
  1834. #define PAD_SDCS __REG_2(0x48100124)
  1835. #define PAD_SMEM __REG_2(0x48100128)
  1836. #define PAD_SCLK __REG_2(0x4810012C)
  1837. #define TAI __REG_2(0x48100F00) /* TAI Tavor Address Isolation Register */
  1838. /* Some frequently used bits */
  1839. #define MDCNFG_DMAP 0x80000000 /* SDRAM 1GB Memory Map Enable */
  1840. #define MDCNFG_DMCEN 0x40000000 /* Enable Dynamic Memory Controller */
  1841. #define MDCNFG_HWFREQ 0x20000000 /* Hardware Frequency Change Calibration */
  1842. #define MDCNFG_DTYPE 0x400 /* SDRAM Type: 1=DDR SDRAM */
  1843. #define MDCNFG_DTC_0 0x0 /* Timing Category of SDRAM */
  1844. #define MDCNFG_DTC_1 0x100
  1845. #define MDCNFG_DTC_2 0x200
  1846. #define MDCNFG_DTC_3 0x300
  1847. #define MDCNFG_DRAC_12 0x0 /* Number of Row Access Bits */
  1848. #define MDCNFG_DRAC_13 0x20
  1849. #define MDCNFG_DRAC_14 0x40
  1850. #define MDCNFG_DCAC_9 0x0 /* Number of Column Acess Bits */
  1851. #define MDCNFG_DCAC_10 0x08
  1852. #define MDCNFG_DCAC_11 0x10
  1853. #define MDCNFG_DBW_16 0x4 /* SDRAM Data Bus width 16bit */
  1854. #define MDCNFG_DCSE1 0x2 /* SDRAM CS 1 Enable */
  1855. #define MDCNFG_DCSE0 0x1 /* SDRAM CS 0 Enable */
  1856. /* Data Flash Controller Registers */
  1857. #define NDCR __REG(0x43100000) /* Data Flash Control register */
  1858. #define NDTR0CS0 __REG(0x43100004) /* Data Controller Timing Parameter 0 Register for ND_nCS0 */
  1859. /* #define NDTR0CS1 __REG(0x43100008) /\* Data Controller Timing Parameter 0 Register for ND_nCS1 *\/ */
  1860. #define NDTR1CS0 __REG(0x4310000C) /* Data Controller Timing Parameter 1 Register for ND_nCS0 */
  1861. /* #define NDTR1CS1 __REG(0x43100010) /\* Data Controller Timing Parameter 1 Register for ND_nCS1 *\/ */
  1862. #define NDSR __REG(0x43100014) /* Data Controller Status Register */
  1863. #define NDPCR __REG(0x43100018) /* Data Controller Page Count Register */
  1864. #define NDBDR0 __REG(0x4310001C) /* Data Controller Bad Block Register 0 */
  1865. #define NDBDR1 __REG(0x43100020) /* Data Controller Bad Block Register 1 */
  1866. #define NDDB __REG(0x43100040) /* Data Controller Data Buffer */
  1867. #define NDCB0 __REG(0x43100048) /* Data Controller Command Buffer0 */
  1868. #define NDCB1 __REG(0x4310004C) /* Data Controller Command Buffer1 */
  1869. #define NDCB2 __REG(0x43100050) /* Data Controller Command Buffer2 */
  1870. #define NDCR_SPARE_EN (0x1<<31)
  1871. #define NDCR_ECC_EN (0x1<<30)
  1872. #define NDCR_DMA_EN (0x1<<29)
  1873. #define NDCR_ND_RUN (0x1<<28)
  1874. #define NDCR_DWIDTH_C (0x1<<27)
  1875. #define NDCR_DWIDTH_M (0x1<<26)
  1876. #define NDCR_PAGE_SZ (0x3<<24)
  1877. #define NDCR_NCSX (0x1<<23)
  1878. #define NDCR_ND_STOP (0x1<<22)
  1879. /* reserved:
  1880. * #define NDCR_ND_MODE (0x3<<21)
  1881. * #define NDCR_NAND_MODE 0x0 */
  1882. #define NDCR_CLR_PG_CNT (0x1<<20)
  1883. #define NDCR_CLR_ECC (0x1<<19)
  1884. #define NDCR_RD_ID_CNT (0x7<<16)
  1885. #define NDCR_RA_START (0x1<<15)
  1886. #define NDCR_PG_PER_BLK (0x1<<14)
  1887. #define NDCR_ND_ARB_EN (0x1<<12)
  1888. #define NDCR_RDYM (0x1<<11)
  1889. #define NDCR_CS0_PAGEDM (0x1<<10)
  1890. #define NDCR_CS1_PAGEDM (0x1<<9)
  1891. #define NDCR_CS0_CMDDM (0x1<<8)
  1892. #define NDCR_CS1_CMDDM (0x1<<7)
  1893. #define NDCR_CS0_BBDM (0x1<<6)
  1894. #define NDCR_CS1_BBDM (0x1<<5)
  1895. #define NDCR_DBERRM (0x1<<4)
  1896. #define NDCR_SBERRM (0x1<<3)
  1897. #define NDCR_WRDREQM (0x1<<2)
  1898. #define NDCR_RDDREQM (0x1<<1)
  1899. #define NDCR_WRCMDREQM (0x1)
  1900. #define NDSR_RDY (0x1<<11)
  1901. #define NDSR_CS0_PAGED (0x1<<10)
  1902. #define NDSR_CS1_PAGED (0x1<<9)
  1903. #define NDSR_CS0_CMDD (0x1<<8)
  1904. #define NDSR_CS1_CMDD (0x1<<7)
  1905. #define NDSR_CS0_BBD (0x1<<6)
  1906. #define NDSR_CS1_BBD (0x1<<5)
  1907. #define NDSR_DBERR (0x1<<4)
  1908. #define NDSR_SBERR (0x1<<3)
  1909. #define NDSR_WRDREQ (0x1<<2)
  1910. #define NDSR_RDDREQ (0x1<<1)
  1911. #define NDSR_WRCMDREQ (0x1)
  1912. #define NDCB0_AUTO_RS (0x1<<25)
  1913. #define NDCB0_CSEL (0x1<<24)
  1914. #define NDCB0_CMD_TYPE (0x7<<21)
  1915. #define NDCB0_NC (0x1<<20)
  1916. #define NDCB0_DBC (0x1<<19)
  1917. #define NDCB0_ADDR_CYC (0x7<<16)
  1918. #define NDCB0_CMD2 (0xff<<8)
  1919. #define NDCB0_CMD1 (0xff)
  1920. #define MCMEM(s) MCMEM0
  1921. #define MCATT(s) MCATT0
  1922. #define MCIO(s) MCIO0
  1923. #define MECR_CIT (1 << 1)/* Card Is There: 0 -> no card, 1 -> card inserted */
  1924. /* Maximum values for NAND Interface Timing Registers in DFC clock
  1925. * periods */
  1926. #define DFC_MAX_tCH 7
  1927. #define DFC_MAX_tCS 7
  1928. #define DFC_MAX_tWH 7
  1929. #define DFC_MAX_tWP 7
  1930. #define DFC_MAX_tRH 7
  1931. #define DFC_MAX_tRP 15
  1932. #define DFC_MAX_tR 65535
  1933. #define DFC_MAX_tWHR 15
  1934. #define DFC_MAX_tAR 15
  1935. #define DFC_CLOCK 104 /* DFC Clock is 104 MHz */
  1936. #define DFC_CLK_PER_US DFC_CLOCK/1000 /* clock period in ns */
  1937. #else /* CONFIG_CPU_MONAHANS */
  1938. #define MEMC_BASE __REG(0x48000000) /* Base of Memory Controller */
  1939. #define MDCNFG_OFFSET 0x0
  1940. #define MDREFR_OFFSET 0x4
  1941. #define MSC0_OFFSET 0x8
  1942. #define MSC1_OFFSET 0xC
  1943. #define MSC2_OFFSET 0x10
  1944. #define MECR_OFFSET 0x14
  1945. #define SXLCR_OFFSET 0x18
  1946. #define SXCNFG_OFFSET 0x1C
  1947. #define FLYCNFG_OFFSET 0x20
  1948. #define SXMRS_OFFSET 0x24
  1949. #define MCMEM0_OFFSET 0x28
  1950. #define MCMEM1_OFFSET 0x2C
  1951. #define MCATT0_OFFSET 0x30
  1952. #define MCATT1_OFFSET 0x34
  1953. #define MCIO0_OFFSET 0x38
  1954. #define MCIO1_OFFSET 0x3C
  1955. #define MDMRS_OFFSET 0x40
  1956. #define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
  1957. #define MDCNFG_DE0 0x00000001
  1958. #define MDCNFG_DE1 0x00000002
  1959. #define MDCNFG_DE2 0x00010000
  1960. #define MDCNFG_DE3 0x00020000
  1961. #define MDCNFG_DWID0 0x00000004
  1962. #define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
  1963. #define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
  1964. #define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
  1965. #define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
  1966. #define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
  1967. #define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
  1968. #define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
  1969. #define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
  1970. #define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
  1971. #define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
  1972. #define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
  1973. #define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
  1974. #define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
  1975. #define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
  1976. #define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
  1977. #define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
  1978. #define MDREFR_K2FREE (1 << 25) /* SDRAM Free-Running Control */
  1979. #define MDREFR_K1FREE (1 << 24) /* SDRAM Free-Running Control */
  1980. #define MDREFR_K0FREE (1 << 23) /* SDRAM Free-Running Control */
  1981. #define MDREFR_SLFRSH (1 << 22) /* SDRAM Self-Refresh Control/Status */
  1982. #define MDREFR_APD (1 << 20) /* SDRAM/SSRAM Auto-Power-Down Enable */
  1983. #define MDREFR_K2DB2 (1 << 19) /* SDCLK2 Divide by 2 Control/Status */
  1984. #define MDREFR_K2RUN (1 << 18) /* SDCLK2 Run Control/Status */
  1985. #define MDREFR_K1DB2 (1 << 17) /* SDCLK1 Divide by 2 Control/Status */
  1986. #define MDREFR_K1RUN (1 << 16) /* SDCLK1 Run Control/Status */
  1987. #define MDREFR_E1PIN (1 << 15) /* SDCKE1 Level Control/Status */
  1988. #define MDREFR_K0DB2 (1 << 14) /* SDCLK0 Divide by 2 Control/Status */
  1989. #define MDREFR_K0RUN (1 << 13) /* SDCLK0 Run Control/Status */
  1990. #define MDREFR_E0PIN (1 << 12) /* SDCKE0 Level Control/Status */
  1991. #if defined(CONFIG_PXA27X)
  1992. #define ARB_CNTRL __REG(0x48000048) /* Arbiter Control Register */
  1993. #define ARB_DMA_SLV_PARK (1<<31) /* Be parked with DMA slave when idle */
  1994. #define ARB_CI_PARK (1<<30) /* Be parked with Camera Interface when idle */
  1995. #define ARB_EX_MEM_PARK (1<<29) /* Be parked with external MEMC when idle */
  1996. #define ARB_INT_MEM_PARK (1<<28) /* Be parked with internal MEMC when idle */
  1997. #define ARB_USB_PARK (1<<27) /* Be parked with USB when idle */
  1998. #define ARB_LCD_PARK (1<<26) /* Be parked with LCD when idle */
  1999. #define ARB_DMA_PARK (1<<25) /* Be parked with DMA when idle */
  2000. #define ARB_CORE_PARK (1<<24) /* Be parked with core when idle */
  2001. #define ARB_LOCK_FLAG (1<<23) /* Only Locking masters gain access to the bus */
  2002. #endif /* CONFIG_CPU_MONAHANS */
  2003. /* Interrupt Controller */
  2004. #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
  2005. #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
  2006. #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
  2007. #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
  2008. #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
  2009. /* General Purpose I/O */
  2010. #define GAFR3_L __REG(0x40E0006C) /* GPIO Alternate Function Select Register GPIO<111:96> */
  2011. #define GAFR3_U __REG(0x40E00070) /* GPIO Alternate Function Select Register GPIO<127:112> */
  2012. #define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
  2013. #define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
  2014. #define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
  2015. #define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO <127:96> */
  2016. #define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
  2017. #define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
  2018. #define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
  2019. /* Core Clock */
  2020. #define CCSR __REG(0x4130000C) /* Core Clock Status Register */
  2021. #define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */
  2022. #define CKEN22_MEMC (1 << 22) /* Memory Controler */
  2023. #define CKEN21_MSHC (1 << 21) /* Memery Stick Host Controller */
  2024. #define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */
  2025. #define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */
  2026. #define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */
  2027. #define CKEN17_MSL (1 << 17) /* MSL Interface Unit Clock Enable */
  2028. #define CKEN15_PWR_I2C (1 << 15) /* PWR_I2C Unit Clock Enable */
  2029. #define CKEN9_OST (1 << 9) /* OS Timer Unit Clock Enable */
  2030. #define CKEN4_SSP3 (1 << 4) /* SSP3 Unit Clock Enable */
  2031. /* Memory controller */
  2032. #define MDREFR_K0DB4 (1 << 29) /* SDCLK[0] divide by 4 */
  2033. /* LCD registers */
  2034. #define LCCR4 __REG(0x44000010) /* LCD Controller Control Register 4 */
  2035. #define LCCR5 __REG(0x44000014) /* LCD Controller Control Register 5 */
  2036. #define FBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
  2037. #define FBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
  2038. #define FBR2 __REG(0x44000028) /* DMA Channel 2 Frame Branch Register */
  2039. #define FBR3 __REG(0x4400002C) /* DMA Channel 3 Frame Branch Register */
  2040. #define FBR4 __REG(0x44000030) /* DMA Channel 4 Frame Branch Register */
  2041. #define FDADR2 __REG(0x44000220) /* DMA Channel 2 Frame Descriptor Address Register */
  2042. #define FSADR2 __REG(0x44000224) /* DMA Channel 2 Frame Source Address Register */
  2043. #define FIDR2 __REG(0x44000228) /* DMA Channel 2 Frame ID Register */
  2044. #define LDCMD2 __REG(0x4400022C) /* DMA Channel 2 Command Register */
  2045. #define FDADR3 __REG(0x44000230) /* DMA Channel 3 Frame Descriptor Address Register */
  2046. #define FSADR3 __REG(0x44000234) /* DMA Channel 3 Frame Source Address Register */
  2047. #define FIDR3 __REG(0x44000238) /* DMA Channel 3 Frame ID Register */
  2048. #define LDCMD3 __REG(0x4400023C) /* DMA Channel 3 Command Register */
  2049. #define FDADR4 __REG(0x44000240) /* DMA Channel 4 Frame Descriptor Address Register */
  2050. #define FSADR4 __REG(0x44000244) /* DMA Channel 4 Frame Source Address Register */
  2051. #define FIDR4 __REG(0x44000248) /* DMA Channel 4 Frame ID Register */
  2052. #define LDCMD4 __REG(0x4400024C) /* DMA Channel 4 Command Register */
  2053. #define FDADR5 __REG(0x44000250) /* DMA Channel 5 Frame Descriptor Address Register */
  2054. #define FSADR5 __REG(0x44000254) /* DMA Channel 5 Frame Source Address Register */
  2055. #define FIDR5 __REG(0x44000258) /* DMA Channel 5 Frame ID Register */
  2056. #define LDCMD5 __REG(0x4400025C) /* DMA Channel 5 Command Register */
  2057. #define OVL1C1 __REG(0x44000050) /* Overlay 1 Control Register 1 */
  2058. #define OVL1C2 __REG(0x44000060) /* Overlay 1 Control Register 2 */
  2059. #define OVL2C1 __REG(0x44000070) /* Overlay 2 Control Register 1 */
  2060. #define OVL2C2 __REG(0x44000080) /* Overlay 2 Control Register 2 */
  2061. #define CCR __REG(0x44000090) /* Cursor Control Register */
  2062. #define FBR5 __REG(0x44000110) /* DMA Channel 5 Frame Branch Register */
  2063. #define FBR6 __REG(0x44000114) /* DMA Channel 6 Frame Branch Register */
  2064. #define LCCR0_LDDALT (1<<26) /* LDD Alternate mapping bit when base pixel is RGBT16 */
  2065. #define LCCR0_OUC (1<<25) /* Overlay Underlay Control Bit */
  2066. #define LCCR5_SOFM1 (1<<0) /* Start Of Frame Mask for Overlay 1 (channel 1) */
  2067. #define LCCR5_SOFM2 (1<<1) /* Start Of Frame Mask for Overlay 2 (channel 2) */
  2068. #define LCCR5_SOFM3 (1<<2) /* Start Of Frame Mask for Overlay 2 (channel 3) */
  2069. #define LCCR5_SOFM4 (1<<3) /* Start Of Frame Mask for Overlay 2 (channel 4) */
  2070. #define LCCR5_SOFM5 (1<<4) /* Start Of Frame Mask for cursor (channel 5) */
  2071. #define LCCR5_SOFM6 (1<<5) /* Start Of Frame Mask for command data (channel 6) */
  2072. #define LCCR5_EOFM1 (1<<8) /* End Of Frame Mask for Overlay 1 (channel 1) */
  2073. #define LCCR5_EOFM2 (1<<9) /* End Of Frame Mask for Overlay 2 (channel 2) */
  2074. #define LCCR5_EOFM3 (1<<10) /* End Of Frame Mask for Overlay 2 (channel 3) */
  2075. #define LCCR5_EOFM4 (1<<11) /* End Of Frame Mask for Overlay 2 (channel 4) */
  2076. #define LCCR5_EOFM5 (1<<12) /* End Of Frame Mask for cursor (channel 5) */
  2077. #define LCCR5_EOFM6 (1<<13) /* End Of Frame Mask for command data (channel 6) */
  2078. #define LCCR5_BSM1 (1<<16) /* Branch mask for Overlay 1 (channel 1) */
  2079. #define LCCR5_BSM2 (1<<17) /* Branch mask for Overlay 2 (channel 2) */
  2080. #define LCCR5_BSM3 (1<<18) /* Branch mask for Overlay 2 (channel 3) */
  2081. #define LCCR5_BSM4 (1<<19) /* Branch mask for Overlay 2 (channel 4) */
  2082. #define LCCR5_BSM5 (1<<20) /* Branch mask for cursor (channel 5) */
  2083. #define LCCR5_BSM6 (1<<21) /* Branch mask for data command (channel 6) */
  2084. #define LCCR5_IUM1 (1<<24) /* Input FIFO Underrun Mask for Overlay 1 */
  2085. #define LCCR5_IUM2 (1<<25) /* Input FIFO Underrun Mask for Overlay 2 */
  2086. #define LCCR5_IUM3 (1<<26) /* Input FIFO Underrun Mask for Overlay 2 */
  2087. #define LCCR5_IUM4 (1<<27) /* Input FIFO Underrun Mask for Overlay 2 */
  2088. #define LCCR5_IUM5 (1<<28) /* Input FIFO Underrun Mask for cursor */
  2089. #define LCCR5_IUM6 (1<<29) /* Input FIFO Underrun Mask for data command */
  2090. #define OVL1C1_O1EN (1<<31) /* Enable bit for Overlay 1 */
  2091. #define OVL2C1_O2EN (1<<31) /* Enable bit for Overlay 2 */
  2092. #define CCR_CEN (1<<31) /* Enable bit for Cursor */
  2093. /* Keypad controller */
  2094. #define KPC __REG(0x41500000) /* Keypad Interface Control register */
  2095. #define KPDK __REG(0x41500008) /* Keypad Interface Direct Key register */
  2096. #define KPREC __REG(0x41500010) /* Keypad Intefcace Rotary Encoder register */
  2097. #define KPMK __REG(0x41500018) /* Keypad Intefcace Matrix Key register */
  2098. #define KPAS __REG(0x41500020) /* Keypad Interface Automatic Scan register */
  2099. #define KPASMKP0 __REG(0x41500028) /* Keypad Interface Automatic Scan Multiple Key Presser register 0 */
  2100. #define KPASMKP1 __REG(0x41500030) /* Keypad Interface Automatic Scan Multiple Key Presser register 1 */
  2101. #define KPASMKP2 __REG(0x41500038) /* Keypad Interface Automatic Scan Multiple Key Presser register 2 */
  2102. #define KPASMKP3 __REG(0x41500040) /* Keypad Interface Automatic Scan Multiple Key Presser register 3 */
  2103. #define KPKDI __REG(0x41500048) /* Keypad Interface Key Debounce Interval register */
  2104. #define KPC_AS (0x1 << 30) /* Automatic Scan bit */
  2105. #define KPC_ASACT (0x1 << 29) /* Automatic Scan on Activity */
  2106. #define KPC_MI (0x1 << 22) /* Matrix interrupt bit */
  2107. #define KPC_IMKP (0x1 << 21) /* Ignore Multiple Key Press */
  2108. #define KPC_MS7 (0x1 << 20) /* Matrix scan line 7 */
  2109. #define KPC_MS6 (0x1 << 19) /* Matrix scan line 6 */
  2110. #define KPC_MS5 (0x1 << 18) /* Matrix scan line 5 */
  2111. #define KPC_MS4 (0x1 << 17) /* Matrix scan line 4 */
  2112. #define KPC_MS3 (0x1 << 16) /* Matrix scan line 3 */
  2113. #define KPC_MS2 (0x1 << 15) /* Matrix scan line 2 */
  2114. #define KPC_MS1 (0x1 << 14) /* Matrix scan line 1 */
  2115. #define KPC_MS0 (0x1 << 13) /* Matrix scan line 0 */
  2116. #define KPC_ME (0x1 << 12) /* Matrix Keypad Enable */
  2117. #define KPC_MIE (0x1 << 11) /* Matrix Interrupt Enable */
  2118. #define KPC_DK_DEB_SEL (0x1 << 9) /* Direct Key Debounce select */
  2119. #define KPC_DI (0x1 << 5) /* Direct key interrupt bit */
  2120. #define KPC_DEE0 (0x1 << 2) /* Rotary Encoder 0 Enable */
  2121. #define KPC_DE (0x1 << 1) /* Direct Keypad Enable */
  2122. #define KPC_DIE (0x1 << 0) /* Direct Keypad interrupt Enable */
  2123. #define KPDK_DKP (0x1 << 31)
  2124. #define KPDK_DK7 (0x1 << 7)
  2125. #define KPDK_DK6 (0x1 << 6)
  2126. #define KPDK_DK5 (0x1 << 5)
  2127. #define KPDK_DK4 (0x1 << 4)
  2128. #define KPDK_DK3 (0x1 << 3)
  2129. #define KPDK_DK2 (0x1 << 2)
  2130. #define KPDK_DK1 (0x1 << 1)
  2131. #define KPDK_DK0 (0x1 << 0)
  2132. #define KPREC_OF1 (0x1 << 31)
  2133. #define kPREC_UF1 (0x1 << 30)
  2134. #define KPREC_OF0 (0x1 << 15)
  2135. #define KPREC_UF0 (0x1 << 14)
  2136. #define KPMK_MKP (0x1 << 31)
  2137. #define KPAS_SO (0x1 << 31)
  2138. #define KPASMKPx_SO (0x1 << 31)
  2139. #define GPIO113_BIT (1 << 17)/* GPIO113 in GPSR, GPCR, bit 17 */
  2140. #define PSLR __REG(0x40F00034)
  2141. #define PSTR __REG(0x40F00038) /* Power Manager Standby Configuration Reg */
  2142. #define PSNR __REG(0x40F0003C) /* Power Manager Sense Configuration Reg */
  2143. #define PVCR __REG(0x40F00040) /* Power Manager Voltage Change Control Reg */
  2144. #define PKWR __REG(0x40F00050) /* Power Manager KB Wake-Up Enable Reg */
  2145. #define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Status Reg */
  2146. #define OSMR4 __REG(0x40A00080) /* */
  2147. #define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register */
  2148. #define OMCR4 __REG(0x40A000C0) /* */
  2149. #endif /* CONFIG_PXA27X */
  2150. #endif /* _PXA_REGS_H_ */