usb_ohci.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * URB OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
  6. *
  7. * usb-ohci.h
  8. */
  9. /* functions for doing board specific setup/cleanup */
  10. #ifdef CFG_USB_BOARD_INIT
  11. extern int usb_board_init(void);
  12. extern int usb_board_stop(void);
  13. extern int usb_cpu_init_fail(void);
  14. #endif
  15. #ifdef CFG_USB_CPU_INIT
  16. extern int usb_cpu_init(void);
  17. extern int usb_cpu_stop(void);
  18. extern int usb_cpu_init_fail(void);
  19. #endif
  20. static int cc_to_error[16] = {
  21. /* mapping of the OHCI CC status to error codes */
  22. /* No Error */ 0,
  23. /* CRC Error */ USB_ST_CRC_ERR,
  24. /* Bit Stuff */ USB_ST_BIT_ERR,
  25. /* Data Togg */ USB_ST_CRC_ERR,
  26. /* Stall */ USB_ST_STALLED,
  27. /* DevNotResp */ -1,
  28. /* PIDCheck */ USB_ST_BIT_ERR,
  29. /* UnExpPID */ USB_ST_BIT_ERR,
  30. /* DataOver */ USB_ST_BUF_ERR,
  31. /* DataUnder */ USB_ST_BUF_ERR,
  32. /* reservd */ -1,
  33. /* reservd */ -1,
  34. /* BufferOver */ USB_ST_BUF_ERR,
  35. /* BuffUnder */ USB_ST_BUF_ERR,
  36. /* Not Access */ -1,
  37. /* Not Access */ -1
  38. };
  39. /* ED States */
  40. #define ED_NEW 0x00
  41. #define ED_UNLINK 0x01
  42. #define ED_OPER 0x02
  43. #define ED_DEL 0x04
  44. #define ED_URB_DEL 0x08
  45. /* usb_ohci_ed */
  46. struct ed {
  47. __u32 hwINFO;
  48. __u32 hwTailP;
  49. __u32 hwHeadP;
  50. __u32 hwNextED;
  51. struct ed *ed_prev;
  52. __u8 int_period;
  53. __u8 int_branch;
  54. __u8 int_load;
  55. __u8 int_interval;
  56. __u8 state;
  57. __u8 type;
  58. __u16 last_iso;
  59. struct ed *ed_rm_list;
  60. struct usb_device *usb_dev;
  61. __u32 unused[3];
  62. } __attribute((aligned(16)));
  63. typedef struct ed ed_t;
  64. /* TD info field */
  65. #define TD_CC 0xf0000000
  66. #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
  67. #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
  68. #define TD_EC 0x0C000000
  69. #define TD_T 0x03000000
  70. #define TD_T_DATA0 0x02000000
  71. #define TD_T_DATA1 0x03000000
  72. #define TD_T_TOGGLE 0x00000000
  73. #define TD_R 0x00040000
  74. #define TD_DI 0x00E00000
  75. #define TD_DI_SET(X) (((X) & 0x07)<< 21)
  76. #define TD_DP 0x00180000
  77. #define TD_DP_SETUP 0x00000000
  78. #define TD_DP_IN 0x00100000
  79. #define TD_DP_OUT 0x00080000
  80. #define TD_ISO 0x00010000
  81. #define TD_DEL 0x00020000
  82. /* CC Codes */
  83. #define TD_CC_NOERROR 0x00
  84. #define TD_CC_CRC 0x01
  85. #define TD_CC_BITSTUFFING 0x02
  86. #define TD_CC_DATATOGGLEM 0x03
  87. #define TD_CC_STALL 0x04
  88. #define TD_DEVNOTRESP 0x05
  89. #define TD_PIDCHECKFAIL 0x06
  90. #define TD_UNEXPECTEDPID 0x07
  91. #define TD_DATAOVERRUN 0x08
  92. #define TD_DATAUNDERRUN 0x09
  93. #define TD_BUFFEROVERRUN 0x0C
  94. #define TD_BUFFERUNDERRUN 0x0D
  95. #define TD_NOTACCESSED 0x0F
  96. #define MAXPSW 1
  97. struct td {
  98. __u32 hwINFO;
  99. __u32 hwCBP; /* Current Buffer Pointer */
  100. __u32 hwNextTD; /* Next TD Pointer */
  101. __u32 hwBE; /* Memory Buffer End Pointer */
  102. __u16 hwPSW[MAXPSW];
  103. __u8 unused;
  104. __u8 index;
  105. struct ed *ed;
  106. struct td *next_dl_td;
  107. struct usb_device *usb_dev;
  108. int transfer_len;
  109. __u32 data;
  110. __u32 unused2[2];
  111. } __attribute((aligned(32)));
  112. typedef struct td td_t;
  113. #define OHCI_ED_SKIP (1 << 14)
  114. /*
  115. * The HCCA (Host Controller Communications Area) is a 256 byte
  116. * structure defined in the OHCI spec. that the host controller is
  117. * told the base address of. It must be 256-byte aligned.
  118. */
  119. #define NUM_INTS 32 /* part of the OHCI standard */
  120. struct ohci_hcca {
  121. __u32 int_table[NUM_INTS]; /* Interrupt ED table */
  122. __u16 frame_no; /* current frame number */
  123. __u16 pad1; /* set to 0 on each frame_no change */
  124. __u32 done_head; /* info returned for an interrupt */
  125. u8 reserved_for_hc[116];
  126. } __attribute((aligned(256)));
  127. /*
  128. * Maximum number of root hub ports.
  129. */
  130. #define MAX_ROOT_PORTS 3 /* maximum OHCI root hub ports */
  131. /*
  132. * This is the structure of the OHCI controller's memory mapped I/O
  133. * region. This is Memory Mapped I/O. You must use the readl() and
  134. * writel() macros defined in asm/io.h to access these!!
  135. */
  136. struct ohci_regs {
  137. /* control and status registers */
  138. __u32 revision;
  139. __u32 control;
  140. __u32 cmdstatus;
  141. __u32 intrstatus;
  142. __u32 intrenable;
  143. __u32 intrdisable;
  144. /* memory pointers */
  145. __u32 hcca;
  146. __u32 ed_periodcurrent;
  147. __u32 ed_controlhead;
  148. __u32 ed_controlcurrent;
  149. __u32 ed_bulkhead;
  150. __u32 ed_bulkcurrent;
  151. __u32 donehead;
  152. /* frame counters */
  153. __u32 fminterval;
  154. __u32 fmremaining;
  155. __u32 fmnumber;
  156. __u32 periodicstart;
  157. __u32 lsthresh;
  158. /* Root hub ports */
  159. struct ohci_roothub_regs {
  160. __u32 a;
  161. __u32 b;
  162. __u32 status;
  163. __u32 portstatus[MAX_ROOT_PORTS];
  164. } roothub;
  165. } __attribute((aligned(32)));
  166. /* OHCI CONTROL AND STATUS REGISTER MASKS */
  167. /*
  168. * HcControl (control) register masks
  169. */
  170. #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
  171. #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
  172. #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
  173. #define OHCI_CTRL_CLE (1 << 4) /* control list enable */
  174. #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
  175. #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
  176. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  177. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  178. #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
  179. /* pre-shifted values for HCFS */
  180. # define OHCI_USB_RESET (0 << 6)
  181. # define OHCI_USB_RESUME (1 << 6)
  182. # define OHCI_USB_OPER (2 << 6)
  183. # define OHCI_USB_SUSPEND (3 << 6)
  184. /*
  185. * HcCommandStatus (cmdstatus) register masks
  186. */
  187. #define OHCI_HCR (1 << 0) /* host controller reset */
  188. #define OHCI_CLF (1 << 1) /* control list filled */
  189. #define OHCI_BLF (1 << 2) /* bulk list filled */
  190. #define OHCI_OCR (1 << 3) /* ownership change request */
  191. #define OHCI_SOC (3 << 16) /* scheduling overrun count */
  192. /*
  193. * masks used with interrupt registers:
  194. * HcInterruptStatus (intrstatus)
  195. * HcInterruptEnable (intrenable)
  196. * HcInterruptDisable (intrdisable)
  197. */
  198. #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
  199. #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
  200. #define OHCI_INTR_SF (1 << 2) /* start frame */
  201. #define OHCI_INTR_RD (1 << 3) /* resume detect */
  202. #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
  203. #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
  204. #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
  205. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  206. #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
  207. /* Virtual Root HUB */
  208. struct virt_root_hub {
  209. int devnum; /* Address of Root Hub endpoint */
  210. void *dev; /* was urb */
  211. void *int_addr;
  212. int send;
  213. int interval;
  214. };
  215. /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
  216. /* destination of request */
  217. #define RH_INTERFACE 0x01
  218. #define RH_ENDPOINT 0x02
  219. #define RH_OTHER 0x03
  220. #define RH_CLASS 0x20
  221. #define RH_VENDOR 0x40
  222. /* Requests: bRequest << 8 | bmRequestType */
  223. #define RH_GET_STATUS 0x0080
  224. #define RH_CLEAR_FEATURE 0x0100
  225. #define RH_SET_FEATURE 0x0300
  226. #define RH_SET_ADDRESS 0x0500
  227. #define RH_GET_DESCRIPTOR 0x0680
  228. #define RH_SET_DESCRIPTOR 0x0700
  229. #define RH_GET_CONFIGURATION 0x0880
  230. #define RH_SET_CONFIGURATION 0x0900
  231. #define RH_GET_STATE 0x0280
  232. #define RH_GET_INTERFACE 0x0A80
  233. #define RH_SET_INTERFACE 0x0B00
  234. #define RH_SYNC_FRAME 0x0C80
  235. /* Our Vendor Specific Request */
  236. #define RH_SET_EP 0x2000
  237. /* Hub port features */
  238. #define RH_PORT_CONNECTION 0x00
  239. #define RH_PORT_ENABLE 0x01
  240. #define RH_PORT_SUSPEND 0x02
  241. #define RH_PORT_OVER_CURRENT 0x03
  242. #define RH_PORT_RESET 0x04
  243. #define RH_PORT_POWER 0x08
  244. #define RH_PORT_LOW_SPEED 0x09
  245. #define RH_C_PORT_CONNECTION 0x10
  246. #define RH_C_PORT_ENABLE 0x11
  247. #define RH_C_PORT_SUSPEND 0x12
  248. #define RH_C_PORT_OVER_CURRENT 0x13
  249. #define RH_C_PORT_RESET 0x14
  250. /* Hub features */
  251. #define RH_C_HUB_LOCAL_POWER 0x00
  252. #define RH_C_HUB_OVER_CURRENT 0x01
  253. #define RH_DEVICE_REMOTE_WAKEUP 0x00
  254. #define RH_ENDPOINT_STALL 0x01
  255. #define RH_ACK 0x01
  256. #define RH_REQ_ERR -1
  257. #define RH_NACK 0x00
  258. /* OHCI ROOT HUB REGISTER MASKS */
  259. /* roothub.portstatus [i] bits */
  260. #define RH_PS_CCS 0x00000001 /* current connect status */
  261. #define RH_PS_PES 0x00000002 /* port enable status*/
  262. #define RH_PS_PSS 0x00000004 /* port suspend status */
  263. #define RH_PS_POCI 0x00000008 /* port over current indicator */
  264. #define RH_PS_PRS 0x00000010 /* port reset status */
  265. #define RH_PS_PPS 0x00000100 /* port power status */
  266. #define RH_PS_LSDA 0x00000200 /* low speed device attached */
  267. #define RH_PS_CSC 0x00010000 /* connect status change */
  268. #define RH_PS_PESC 0x00020000 /* port enable status change */
  269. #define RH_PS_PSSC 0x00040000 /* port suspend status change */
  270. #define RH_PS_OCIC 0x00080000 /* over current indicator change */
  271. #define RH_PS_PRSC 0x00100000 /* port reset status change */
  272. /* roothub.status bits */
  273. #define RH_HS_LPS 0x00000001 /* local power status */
  274. #define RH_HS_OCI 0x00000002 /* over current indicator */
  275. #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
  276. #define RH_HS_LPSC 0x00010000 /* local power status change */
  277. #define RH_HS_OCIC 0x00020000 /* over current indicator change */
  278. #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
  279. /* roothub.b masks */
  280. #define RH_B_DR 0x0000ffff /* device removable flags */
  281. #define RH_B_PPCM 0xffff0000 /* port power control mask */
  282. /* roothub.a masks */
  283. #define RH_A_NDP (0xff << 0) /* number of downstream ports */
  284. #define RH_A_PSM (1 << 8) /* power switching mode */
  285. #define RH_A_NPS (1 << 9) /* no power switching */
  286. #define RH_A_DT (1 << 10) /* device type (mbz) */
  287. #define RH_A_OCPM (1 << 11) /* over current protection mode */
  288. #define RH_A_NOCP (1 << 12) /* no over current protection */
  289. #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
  290. /* urb */
  291. #define N_URB_TD 48
  292. typedef struct
  293. {
  294. ed_t *ed;
  295. __u16 length; /* number of tds associated with this request */
  296. __u16 td_cnt; /* number of tds already serviced */
  297. int state;
  298. unsigned long pipe;
  299. int actual_length;
  300. td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
  301. } urb_priv_t;
  302. #define URB_DEL 1
  303. /*
  304. * This is the full ohci controller description
  305. *
  306. * Note how the "proper" USB information is just
  307. * a subset of what the full implementation needs. (Linus)
  308. */
  309. typedef struct ohci {
  310. struct ohci_hcca *hcca; /* hcca */
  311. /*dma_addr_t hcca_dma;*/
  312. int irq;
  313. int disabled; /* e.g. got a UE, we're hung */
  314. int sleeping;
  315. unsigned long flags; /* for HC bugs */
  316. struct ohci_regs *regs; /* OHCI controller's memory */
  317. ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
  318. ed_t *ed_bulktail; /* last endpoint of bulk list */
  319. ed_t *ed_controltail; /* last endpoint of control list */
  320. int intrstatus;
  321. __u32 hc_control; /* copy of the hc control reg */
  322. struct usb_device *dev[32];
  323. struct virt_root_hub rh;
  324. const char *slot_name;
  325. } ohci_t;
  326. #define NUM_EDS 8 /* num of preallocated endpoint descriptors */
  327. struct ohci_device {
  328. ed_t ed[NUM_EDS];
  329. int ed_cnt;
  330. };
  331. /* hcd */
  332. /* endpoint */
  333. static int ep_link(ohci_t * ohci, ed_t * ed);
  334. static int ep_unlink(ohci_t * ohci, ed_t * ed);
  335. static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe);
  336. /*-------------------------------------------------------------------------*/
  337. /* we need more TDs than EDs */
  338. #define NUM_TD 64
  339. /* +1 so we can align the storage */
  340. td_t gtd[NUM_TD+1];
  341. /* pointers to aligned storage */
  342. td_t *ptd;
  343. /* TDs ... */
  344. static inline struct td *
  345. td_alloc (struct usb_device *usb_dev)
  346. {
  347. int i;
  348. struct td *td;
  349. td = NULL;
  350. for (i = 0; i < NUM_TD; i++)
  351. {
  352. if (ptd[i].usb_dev == NULL)
  353. {
  354. td = &ptd[i];
  355. td->usb_dev = usb_dev;
  356. break;
  357. }
  358. }
  359. return td;
  360. }
  361. static inline void
  362. ed_free (struct ed *ed)
  363. {
  364. ed->usb_dev = NULL;
  365. }