start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/hardware.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. #ifdef CONFIG_LPC2292
  43. .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
  44. #else
  45. ldr pc, _not_used
  46. #endif
  47. ldr pc, _irq
  48. ldr pc, _fiq
  49. _undefined_instruction: .word undefined_instruction
  50. _software_interrupt: .word software_interrupt
  51. _prefetch_abort: .word prefetch_abort
  52. _data_abort: .word data_abort
  53. _not_used: .word not_used
  54. _irq: .word irq
  55. _fiq: .word fiq
  56. .balignl 16,0xdeadbeef
  57. /*
  58. *************************************************************************
  59. *
  60. * Startup Code (reset vector)
  61. *
  62. * do important init only if we don't start from RAM!
  63. * relocate armboot to ram
  64. * setup stack
  65. * jump to second stage
  66. *
  67. *************************************************************************
  68. */
  69. .globl _TEXT_BASE
  70. _TEXT_BASE:
  71. .word CONFIG_SYS_TEXT_BASE
  72. /*
  73. * These are defined in the board-specific linker script.
  74. * Subtracting _start from them lets the linker put their
  75. * relative position in the executable instead of leaving
  76. * them null.
  77. */
  78. .globl _bss_start_ofs
  79. _bss_start_ofs:
  80. .word __bss_start - _start
  81. .globl _bss_end_ofs
  82. _bss_end_ofs:
  83. .word _end - _start
  84. #ifdef CONFIG_USE_IRQ
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl IRQ_STACK_START
  87. IRQ_STACK_START:
  88. .word 0x0badc0de
  89. /* IRQ stack memory (calculated at run-time) */
  90. .globl FIQ_STACK_START
  91. FIQ_STACK_START:
  92. .word 0x0badc0de
  93. #endif
  94. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  95. .globl IRQ_STACK_START_IN
  96. IRQ_STACK_START_IN:
  97. .word 0x0badc0de
  98. /*
  99. * the actual reset code
  100. */
  101. reset:
  102. /*
  103. * set the cpu to SVC32 mode
  104. */
  105. mrs r0,cpsr
  106. bic r0,r0,#0x1f
  107. orr r0,r0,#0xd3
  108. msr cpsr,r0
  109. /*
  110. * we do sys-critical inits only at reboot,
  111. * not when booting from ram!
  112. */
  113. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  114. bl cpu_init_crit
  115. #endif
  116. #ifdef CONFIG_LPC2292
  117. bl lowlevel_init
  118. #endif
  119. /* Set stackpointer in internal RAM to call board_init_f */
  120. call_board_init_f:
  121. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  122. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  123. ldr r0,=0x00000000
  124. bl board_init_f
  125. /*------------------------------------------------------------------------------*/
  126. /*
  127. * void relocate_code (addr_sp, gd, addr_moni)
  128. *
  129. * This "function" does not return, instead it continues in RAM
  130. * after relocating the monitor code.
  131. *
  132. */
  133. .globl relocate_code
  134. relocate_code:
  135. mov r4, r0 /* save addr_sp */
  136. mov r5, r1 /* save addr of gd */
  137. mov r6, r2 /* save addr of destination */
  138. /* Set up the stack */
  139. stack_setup:
  140. mov sp, r4
  141. adr r0, _start
  142. cmp r0, r6
  143. beq clear_bss /* skip relocation */
  144. mov r1, r6 /* r1 <- scratch for copy_loop */
  145. ldr r3, _bss_start_ofs
  146. add r2, r0, r3 /* r2 <- source end address */
  147. copy_loop:
  148. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  149. stmia r1!, {r9-r10} /* copy to target address [r1] */
  150. cmp r0, r2 /* until source end address [r2] */
  151. blo copy_loop
  152. #ifndef CONFIG_PRELOADER
  153. /*
  154. * fix .rel.dyn relocations
  155. */
  156. ldr r0, _TEXT_BASE /* r0 <- Text base */
  157. sub r9, r6, r0 /* r9 <- relocation offset */
  158. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  159. add r10, r10, r0 /* r10 <- sym table in FLASH */
  160. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  161. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  162. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  163. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  164. fixloop:
  165. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  166. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  167. ldr r1, [r2, #4]
  168. and r7, r1, #0xff
  169. cmp r7, #23 /* relative fixup? */
  170. beq fixrel
  171. cmp r7, #2 /* absolute fixup? */
  172. beq fixabs
  173. /* ignore unknown type of fixup */
  174. b fixnext
  175. fixabs:
  176. /* absolute fix: set location to (offset) symbol value */
  177. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  178. add r1, r10, r1 /* r1 <- address of symbol in table */
  179. ldr r1, [r1, #4] /* r1 <- symbol value */
  180. add r1, r1, r9 /* r1 <- relocated sym addr */
  181. b fixnext
  182. fixrel:
  183. /* relative fix: increase location by offset */
  184. ldr r1, [r0]
  185. add r1, r1, r9
  186. fixnext:
  187. str r1, [r0]
  188. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  189. cmp r2, r3
  190. blo fixloop
  191. #endif
  192. clear_bss:
  193. #ifndef CONFIG_PRELOADER
  194. ldr r0, _bss_start_ofs
  195. ldr r1, _bss_end_ofs
  196. mov r4, r6 /* reloc addr */
  197. add r0, r0, r4
  198. add r1, r1, r4
  199. mov r2, #0x00000000 /* clear */
  200. clbss_l:str r2, [r0] /* clear loop... */
  201. add r0, r0, #4
  202. cmp r0, r1
  203. bne clbss_l
  204. bl coloured_LED_init
  205. bl red_LED_on
  206. #endif
  207. /*
  208. * We are done. Do not return, instead branch to second part of board
  209. * initialization, now running from RAM.
  210. */
  211. ldr r0, _board_init_r_ofs
  212. adr r1, _start
  213. add lr, r0, r1
  214. add lr, lr, r9
  215. /* setup parameters for board_init_r */
  216. mov r0, r5 /* gd_t */
  217. mov r1, r6 /* dest_addr */
  218. /* jump to it ... */
  219. mov pc, lr
  220. _board_init_r_ofs:
  221. .word board_init_r - _start
  222. _rel_dyn_start_ofs:
  223. .word __rel_dyn_start - _start
  224. _rel_dyn_end_ofs:
  225. .word __rel_dyn_end - _start
  226. _dynsym_start_ofs:
  227. .word __dynsym_start - _start
  228. /*
  229. *************************************************************************
  230. *
  231. * CPU_init_critical registers
  232. *
  233. * setup important registers
  234. * setup memory timing
  235. *
  236. *************************************************************************
  237. */
  238. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  239. /* Interupt-Controller base addresses */
  240. INTMR1: .word 0x80000280 @ 32 bit size
  241. INTMR2: .word 0x80001280 @ 16 bit size
  242. INTMR3: .word 0x80002280 @ 8 bit size
  243. /* SYSCONs */
  244. SYSCON1: .word 0x80000100
  245. SYSCON2: .word 0x80001100
  246. SYSCON3: .word 0x80002200
  247. #define CLKCTL 0x6 /* mask */
  248. #define CLKCTL_18 0x0 /* 18.432 MHz */
  249. #define CLKCTL_36 0x2 /* 36.864 MHz */
  250. #define CLKCTL_49 0x4 /* 49.152 MHz */
  251. #define CLKCTL_73 0x6 /* 73.728 MHz */
  252. #elif defined(CONFIG_LPC2292)
  253. PLLCFG_ADR: .word PLLCFG
  254. PLLFEED_ADR: .word PLLFEED
  255. PLLCON_ADR: .word PLLCON
  256. PLLSTAT_ADR: .word PLLSTAT
  257. VPBDIV_ADR: .word VPBDIV
  258. MEMMAP_ADR: .word MEMMAP
  259. #endif
  260. cpu_init_crit:
  261. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  262. /*
  263. * mask all IRQs by clearing all bits in the INTMRs
  264. */
  265. mov r1, #0x00
  266. ldr r0, INTMR1
  267. str r1, [r0]
  268. ldr r0, INTMR2
  269. str r1, [r0]
  270. ldr r0, INTMR3
  271. str r1, [r0]
  272. /*
  273. * flush v4 I/D caches
  274. */
  275. mov r0, #0
  276. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  277. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  278. /*
  279. * disable MMU stuff and caches
  280. */
  281. mrc p15,0,r0,c1,c0
  282. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  283. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  284. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  285. mcr p15,0,r0,c1,c0
  286. #elif defined(CONFIG_NETARM)
  287. /*
  288. * prior to software reset : need to set pin PORTC4 to be *HRESET
  289. */
  290. ldr r0, =NETARM_GEN_MODULE_BASE
  291. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  292. NETARM_GEN_PORT_DIR(0x10))
  293. str r1, [r0, #+NETARM_GEN_PORTC]
  294. /*
  295. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  296. * for an explanation of this process
  297. */
  298. ldr r0, =NETARM_GEN_MODULE_BASE
  299. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  300. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  301. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  302. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  303. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  304. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  305. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  306. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  307. /*
  308. * setup PLL and System Config
  309. */
  310. ldr r0, =NETARM_GEN_MODULE_BASE
  311. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  312. NETARM_GEN_SYS_CFG_BUSFULL | \
  313. NETARM_GEN_SYS_CFG_USER_EN | \
  314. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  315. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  316. NETARM_GEN_SYS_CFG_BUSMON_EN )
  317. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  318. #ifndef CONFIG_NETARM_PLL_BYPASS
  319. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  320. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  321. NETARM_GEN_PLL_CTL_INDIV(1) | \
  322. NETARM_GEN_PLL_CTL_ICP_DEF | \
  323. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  324. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  325. #endif
  326. /*
  327. * mask all IRQs by clearing all bits in the INTMRs
  328. */
  329. mov r1, #0
  330. ldr r0, =NETARM_GEN_MODULE_BASE
  331. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  332. #elif defined(CONFIG_S3C4510B)
  333. /*
  334. * Mask off all IRQ sources
  335. */
  336. ldr r1, =REG_INTMASK
  337. ldr r0, =0x3FFFFF
  338. str r0, [r1]
  339. /*
  340. * Disable Cache
  341. */
  342. ldr r0, =REG_SYSCFG
  343. ldr r1, =0x83ffffa0 /* cache-disabled */
  344. str r1, [r0]
  345. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  346. /* No specific initialisation for IntegratorAP/CM720T as yet */
  347. #elif defined(CONFIG_LPC2292)
  348. /* Set-up PLL */
  349. mov r3, #0xAA
  350. mov r4, #0x55
  351. /* First disconnect and disable the PLL */
  352. ldr r0, PLLCON_ADR
  353. mov r1, #0x00
  354. str r1, [r0]
  355. ldr r0, PLLFEED_ADR /* start feed sequence */
  356. str r3, [r0]
  357. str r4, [r0] /* feed sequence done */
  358. /* Set new M and P values */
  359. ldr r0, PLLCFG_ADR
  360. mov r1, #0x23 /* M=4 and P=2 */
  361. str r1, [r0]
  362. ldr r0, PLLFEED_ADR /* start feed sequence */
  363. str r3, [r0]
  364. str r4, [r0] /* feed sequence done */
  365. /* Then enable the PLL */
  366. ldr r0, PLLCON_ADR
  367. mov r1, #0x01 /* PLL enable bit */
  368. str r1, [r0]
  369. ldr r0, PLLFEED_ADR /* start feed sequence */
  370. str r3, [r0]
  371. str r4, [r0] /* feed sequence done */
  372. /* Wait for the lock */
  373. ldr r0, PLLSTAT_ADR
  374. mov r1, #0x400 /* lock bit */
  375. lock_loop:
  376. ldr r2, [r0]
  377. and r2, r1, r2
  378. cmp r2, #0
  379. beq lock_loop
  380. /* And finally connect the PLL */
  381. ldr r0, PLLCON_ADR
  382. mov r1, #0x03 /* PLL enable bit and connect bit */
  383. str r1, [r0]
  384. ldr r0, PLLFEED_ADR /* start feed sequence */
  385. str r3, [r0]
  386. str r4, [r0] /* feed sequence done */
  387. /* Set-up VPBDIV register */
  388. ldr r0, VPBDIV_ADR
  389. mov r1, #0x01 /* VPB clock is same as process clock */
  390. str r1, [r0]
  391. #else
  392. #error No cpu_init_crit() defined for current CPU type
  393. #endif
  394. #ifdef CONFIG_ARM7_REVD
  395. /* set clock speed */
  396. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  397. /* !!! not doing DRAM refresh properly! */
  398. ldr r0, SYSCON3
  399. ldr r1, [r0]
  400. bic r1, r1, #CLKCTL
  401. orr r1, r1, #CLKCTL_36
  402. str r1, [r0]
  403. #endif
  404. #ifndef CONFIG_LPC2292
  405. mov ip, lr
  406. /*
  407. * before relocating, we have to setup RAM timing
  408. * because memory timing is board-dependent, you will
  409. * find a lowlevel_init.S in your board directory.
  410. */
  411. bl lowlevel_init
  412. mov lr, ip
  413. #endif
  414. mov pc, lr
  415. /*
  416. *************************************************************************
  417. *
  418. * Interrupt handling
  419. *
  420. *************************************************************************
  421. */
  422. @
  423. @ IRQ stack frame.
  424. @
  425. #define S_FRAME_SIZE 72
  426. #define S_OLD_R0 68
  427. #define S_PSR 64
  428. #define S_PC 60
  429. #define S_LR 56
  430. #define S_SP 52
  431. #define S_IP 48
  432. #define S_FP 44
  433. #define S_R10 40
  434. #define S_R9 36
  435. #define S_R8 32
  436. #define S_R7 28
  437. #define S_R6 24
  438. #define S_R5 20
  439. #define S_R4 16
  440. #define S_R3 12
  441. #define S_R2 8
  442. #define S_R1 4
  443. #define S_R0 0
  444. #define MODE_SVC 0x13
  445. #define I_BIT 0x80
  446. /*
  447. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  448. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  449. */
  450. .macro bad_save_user_regs
  451. sub sp, sp, #S_FRAME_SIZE
  452. stmia sp, {r0 - r12} @ Calling r0-r12
  453. add r8, sp, #S_PC
  454. ldr r2, IRQ_STACK_START_IN
  455. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  456. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  457. add r5, sp, #S_SP
  458. mov r1, lr
  459. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  460. mov r0, sp
  461. .endm
  462. .macro irq_save_user_regs
  463. sub sp, sp, #S_FRAME_SIZE
  464. stmia sp, {r0 - r12} @ Calling r0-r12
  465. add r8, sp, #S_PC
  466. stmdb r8, {sp, lr}^ @ Calling SP, LR
  467. str lr, [r8, #0] @ Save calling PC
  468. mrs r6, spsr
  469. str r6, [r8, #4] @ Save CPSR
  470. str r0, [r8, #8] @ Save OLD_R0
  471. mov r0, sp
  472. .endm
  473. .macro irq_restore_user_regs
  474. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  475. mov r0, r0
  476. ldr lr, [sp, #S_PC] @ Get PC
  477. add sp, sp, #S_FRAME_SIZE
  478. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  479. .endm
  480. .macro get_bad_stack
  481. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  482. str lr, [r13] @ save caller lr / spsr
  483. mrs lr, spsr
  484. str lr, [r13, #4]
  485. mov r13, #MODE_SVC @ prepare SVC-Mode
  486. msr spsr_c, r13
  487. mov lr, pc
  488. movs pc, lr
  489. .endm
  490. .macro get_irq_stack @ setup IRQ stack
  491. ldr sp, IRQ_STACK_START
  492. .endm
  493. .macro get_fiq_stack @ setup FIQ stack
  494. ldr sp, FIQ_STACK_START
  495. .endm
  496. /*
  497. * exception handlers
  498. */
  499. .align 5
  500. undefined_instruction:
  501. get_bad_stack
  502. bad_save_user_regs
  503. bl do_undefined_instruction
  504. .align 5
  505. software_interrupt:
  506. get_bad_stack
  507. bad_save_user_regs
  508. bl do_software_interrupt
  509. .align 5
  510. prefetch_abort:
  511. get_bad_stack
  512. bad_save_user_regs
  513. bl do_prefetch_abort
  514. .align 5
  515. data_abort:
  516. get_bad_stack
  517. bad_save_user_regs
  518. bl do_data_abort
  519. .align 5
  520. not_used:
  521. get_bad_stack
  522. bad_save_user_regs
  523. bl do_not_used
  524. #ifdef CONFIG_USE_IRQ
  525. .align 5
  526. irq:
  527. get_irq_stack
  528. irq_save_user_regs
  529. bl do_irq
  530. irq_restore_user_regs
  531. .align 5
  532. fiq:
  533. get_fiq_stack
  534. /* someone ought to write a more effiction fiq_save_user_regs */
  535. irq_save_user_regs
  536. bl do_fiq
  537. irq_restore_user_regs
  538. #else
  539. .align 5
  540. irq:
  541. get_bad_stack
  542. bad_save_user_regs
  543. bl do_irq
  544. .align 5
  545. fiq:
  546. get_bad_stack
  547. bad_save_user_regs
  548. bl do_fiq
  549. #endif
  550. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  551. .align 5
  552. .globl reset_cpu
  553. reset_cpu:
  554. mov ip, #0
  555. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  556. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  557. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  558. bic ip, ip, #0x000f @ ............wcam
  559. bic ip, ip, #0x2100 @ ..v....s........
  560. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  561. mov pc, r0
  562. #elif defined(CONFIG_NETARM)
  563. .align 5
  564. .globl reset_cpu
  565. reset_cpu:
  566. ldr r1, =NETARM_MEM_MODULE_BASE
  567. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  568. ldr r1, =0xFFFFF000
  569. and r0, r1, r0
  570. ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
  571. add r0, r1, r0
  572. ldr r4, =NETARM_GEN_MODULE_BASE
  573. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  574. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  575. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  576. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  577. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  578. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  579. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  580. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  581. mov pc, r0
  582. #elif defined(CONFIG_S3C4510B)
  583. /* Nothing done here as reseting the CPU is board specific, depending
  584. * on external peripherals such as watchdog timers, etc. */
  585. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  586. /* No specific reset actions for IntegratorAP/CM720T as yet */
  587. #elif defined(CONFIG_LPC2292)
  588. .align 5
  589. .globl reset_cpu
  590. reset_cpu:
  591. mov pc, r0
  592. #else
  593. #error No reset_cpu() defined for current CPU type
  594. #endif