csb226.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
  4. *
  5. * Configuration for the Cogent CSB226 board. For details see
  6. * http://www.cogcomp.com/csb_csb226.htm
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * include/configs/csb226.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define DEBUG 1
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  37. #define CONFIG_CSB226 1 /* on a CSB226 board */
  38. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  39. /* for timer/console/ethernet */
  40. /*
  41. * Hardware drivers
  42. */
  43. /*
  44. * select serial console configuration
  45. */
  46. #define CONFIG_FFUART 1 /* we use FFUART on CSB226 */
  47. /* allow to overwrite serial and ethaddr */
  48. #define CONFIG_ENV_OVERWRITE
  49. #define CONFIG_BAUDRATE 19200
  50. #undef CONFIG_MISC_INIT_R /* not used yet */
  51. /*
  52. * Command line configuration.
  53. */
  54. #include <config_cmd_default.h>
  55. #define CONFIG_CMD_BDI
  56. #define CONFIG_CMD_LOADB
  57. #define CONFIG_CMD_IMI
  58. #define CONFIG_CMD_FLASH
  59. #define CONFIG_CMD_MEMORY
  60. #define CONFIG_CMD_NET
  61. #define CONFIG_CMD_ENV
  62. #define CONFIG_CMD_RUN
  63. #define CONFIG_CMD_ASKENV
  64. #define CONFIG_CMD_ECHO
  65. #define CONFIG_CMD_DHCP
  66. #define CONFIG_CMD_CACHE
  67. #define CONFIG_BOOTDELAY 3
  68. #define CONFIG_BOOTARGS "console=ttyS0,19200 ip=192.168.1.10,192.168.1.5,,255,255,255,0,csb root=/dev/nfs, ether=0,0x08000000,eth0"
  69. #define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
  70. #define CONFIG_NETMASK 255.255.255.0
  71. #define CONFIG_IPADDR 192.168.1.56
  72. #define CONFIG_SERVERIP 192.168.1.5
  73. #define CONFIG_BOOTCOMMAND "bootm 0x40000"
  74. #define CONFIG_SHOW_BOOT_PROGRESS
  75. #define CONFIG_CMDLINE_TAG 1
  76. #if defined(CONFIG_CMD_KGDB)
  77. #define CONFIG_KGDB_BAUDRATE 19200 /* speed to run kgdb serial port */
  78. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  79. #endif
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. /*
  84. * Size of malloc() pool; this lives below the uppermost 128 KiB which are
  85. * used for the RAM copy of the uboot code
  86. *
  87. */
  88. #define CFG_MALLOC_LEN (128*1024)
  89. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  90. #define CFG_LONGHELP /* undef to save memory */
  91. #define CFG_PROMPT "uboot> " /* Monitor Command Prompt */
  92. #define CFG_CBSIZE 128 /* Console I/O Buffer Size */
  93. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  94. #define CFG_MAXARGS 16 /* max number of command args */
  95. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  96. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  97. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  98. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  99. #define CFG_LOAD_ADDR 0xa3000000 /* default load address */
  100. /* RS: where is this documented? */
  101. /* RS: is this where U-Boot is */
  102. /* RS: relocated to in RAM? */
  103. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  104. /* RS: the oscillator is actually 3680130?? */
  105. #define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  106. /* 0101000001 */
  107. /* ^^^^^ Memory Speed 99.53 MHz */
  108. /* ^^ Run Mode Speed = 2x Mem Speed */
  109. /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
  110. #define CFG_MONITOR_LEN 0x20000 /* 128 KiB */
  111. /* valid baudrates */
  112. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  113. /*
  114. * Network chip
  115. */
  116. #define CONFIG_DRIVER_CS8900 1
  117. #define CS8900_BUS32 1
  118. #define CS8900_BASE 0x08000000
  119. /*
  120. * Stack sizes
  121. *
  122. * The stack sizes are set up in start.S using the settings below
  123. */
  124. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  125. #ifdef CONFIG_USE_IRQ
  126. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  127. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  128. #endif
  129. /*
  130. * Physical Memory Map
  131. */
  132. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  133. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  134. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  135. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  136. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  137. #define CFG_DRAM_BASE 0xa0000000 /* RAM starts here */
  138. #define CFG_DRAM_SIZE 0x02000000
  139. #define CFG_FLASH_BASE PHYS_FLASH_1
  140. # if 0
  141. /* FIXME: switch to _documented_ registers */
  142. /*
  143. * GPIO settings
  144. *
  145. * GP15 == nCS1 is 1
  146. * GP24 == SFRM is 1
  147. * GP25 == TXD is 1
  148. * GP33 == nCS5 is 1
  149. * GP39 == FFTXD is 1
  150. * GP41 == RTS is 1
  151. * GP47 == TXD is 1
  152. * GP49 == nPWE is 1
  153. * GP62 == LED_B is 1
  154. * GP63 == TDM_OE is 1
  155. * GP78 == nCS2 is 1
  156. * GP79 == nCS3 is 1
  157. * GP80 == nCS4 is 1
  158. */
  159. #define CFG_GPSR0_VAL 0x03008000
  160. #define CFG_GPSR1_VAL 0xC0028282
  161. #define CFG_GPSR2_VAL 0x0001C000
  162. /* GP02 == DON_RST is 0
  163. * GP23 == SCLK is 0
  164. * GP45 == USB_ACT is 0
  165. * GP60 == PLLEN is 0
  166. * GP61 == LED_A is 0
  167. * GP73 == SWUPD_LED is 0
  168. */
  169. #define CFG_GPCR0_VAL 0x00800004
  170. #define CFG_GPCR1_VAL 0x30002000
  171. #define CFG_GPCR2_VAL 0x00000100
  172. /* GP00 == DON_READY is input
  173. * GP01 == DON_OK is input
  174. * GP02 == DON_RST is output
  175. * GP03 == RESET_IND is input
  176. * GP07 == RES11 is input
  177. * GP09 == RES12 is input
  178. * GP11 == SWUPDATE is input
  179. * GP14 == nPOWEROK is input
  180. * GP15 == nCS1 is output
  181. * GP17 == RES22 is input
  182. * GP18 == RDY is input
  183. * GP23 == SCLK is output
  184. * GP24 == SFRM is output
  185. * GP25 == TXD is output
  186. * GP26 == RXD is input
  187. * GP32 == RES21 is input
  188. * GP33 == nCS5 is output
  189. * GP34 == FFRXD is input
  190. * GP35 == CTS is input
  191. * GP39 == FFTXD is output
  192. * GP41 == RTS is output
  193. * GP42 == USB_OK is input
  194. * GP45 == USB_ACT is output
  195. * GP46 == RXD is input
  196. * GP47 == TXD is output
  197. * GP49 == nPWE is output
  198. * GP58 == nCPUBUSINT is input
  199. * GP59 == LANINT is input
  200. * GP60 == PLLEN is output
  201. * GP61 == LED_A is output
  202. * GP62 == LED_B is output
  203. * GP63 == TDM_OE is output
  204. * GP64 == nDSPINT is input
  205. * GP65 == STRAP0 is input
  206. * GP67 == STRAP1 is input
  207. * GP69 == STRAP2 is input
  208. * GP70 == STRAP3 is input
  209. * GP71 == STRAP4 is input
  210. * GP73 == SWUPD_LED is output
  211. * GP78 == nCS2 is output
  212. * GP79 == nCS3 is output
  213. * GP80 == nCS4 is output
  214. */
  215. #define CFG_GPDR0_VAL 0x03808004
  216. #define CFG_GPDR1_VAL 0xF002A282
  217. #define CFG_GPDR2_VAL 0x0001C200
  218. /* GP15 == nCS1 is AF10
  219. * GP18 == RDY is AF01
  220. * GP23 == SCLK is AF10
  221. * GP24 == SFRM is AF10
  222. * GP25 == TXD is AF10
  223. * GP26 == RXD is AF01
  224. * GP33 == nCS5 is AF10
  225. * GP34 == FFRXD is AF01
  226. * GP35 == CTS is AF01
  227. * GP39 == FFTXD is AF10
  228. * GP41 == RTS is AF10
  229. * GP46 == RXD is AF10
  230. * GP47 == TXD is AF01
  231. * GP49 == nPWE is AF10
  232. * GP78 == nCS2 is AF10
  233. * GP79 == nCS3 is AF10
  234. * GP80 == nCS4 is AF10
  235. */
  236. #define CFG_GAFR0_L_VAL 0x80000000
  237. #define CFG_GAFR0_U_VAL 0x001A8010
  238. #define CFG_GAFR1_L_VAL 0x60088058
  239. #define CFG_GAFR1_U_VAL 0x00000008
  240. #define CFG_GAFR2_L_VAL 0xA0000000
  241. #define CFG_GAFR2_U_VAL 0x00000002
  242. /* FIXME: set GPIO_RER/FER */
  243. /* RDH = 1
  244. * PH = 1
  245. * VFS = 1
  246. * BFS = 1
  247. * SSS = 1
  248. */
  249. #define CFG_PSSR_VAL 0x37
  250. /*
  251. * Memory settings
  252. *
  253. * This is the configuration for nCS0/1 -> flash banks
  254. * configuration for nCS1:
  255. * [31] 0 - Slower Device
  256. * [30:28] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
  257. * [27:24] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
  258. * [23:20] 1011 - " for first access: (11+2)*MemClk = 130 ns
  259. * [19] 1 - 16 Bit bus width
  260. * [18:16] 000 - nonburst RAM or FLASH
  261. * configuration for nCS0:
  262. * [15] 0 - Slower Device
  263. * [14:12] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
  264. * [11:08] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
  265. * [07:04] 1011 - " for first access: (11+2)*MemClk = 130 ns
  266. * [03] 1 - 16 Bit bus width
  267. * [02:00] 000 - nonburst RAM or FLASH
  268. */
  269. #define CFG_MSC0_VAL 0x25b825b8 /* flash banks */
  270. /* This is the configuration for nCS2/3 -> TDM-Switch, DSP
  271. * configuration for nCS3: DSP
  272. * [31] 0 - Slower Device
  273. * [30:28] 001 - RRR3: CS deselect to CS time: 1*(2*MemClk) = 20 ns
  274. * [27:24] 0010 - RDN3: Address to data valid in bursts: (2+1)*MemClk = 30 ns
  275. * [23:20] 0011 - RDF3: Address for first access: (3+1)*MemClk = 40 ns
  276. * [19] 1 - 16 Bit bus width
  277. * [18:16] 100 - variable latency I/O
  278. * configuration for nCS2: TDM-Switch
  279. * [15] 0 - Slower Device
  280. * [14:12] 101 - RRR2: CS deselect to CS time: 5*(2*MemClk) = 100 ns
  281. * [11:08] 1001 - RDN2: Address to data valid in bursts: (9+1)*MemClk = 100 ns
  282. * [07:04] 0011 - RDF2: Address for first access: (3+1)*MemClk = 40 ns
  283. * [03] 1 - 16 Bit bus width
  284. * [02:00] 100 - variable latency I/O
  285. */
  286. #define CFG_MSC1_VAL 0x123C593C /* TDM switch, DSP */
  287. /* This is the configuration for nCS4/5 -> ExtBus, LAN Controller
  288. *
  289. * configuration for nCS5: LAN Controller
  290. * [31] 0 - Slower Device
  291. * [30:28] 001 - RRR5: CS deselect to CS time: 1*(2*MemClk) = 20 ns
  292. * [27:24] 0010 - RDN5: Address to data valid in bursts: (2+1)*MemClk = 30 ns
  293. * [23:20] 0011 - RDF5: Address for first access: (3+1)*MemClk = 40 ns
  294. * [19] 1 - 16 Bit bus width
  295. * [18:16] 100 - variable latency I/O
  296. * configuration for nCS4: ExtBus
  297. * [15] 0 - Slower Device
  298. * [14:12] 110 - RRR4: CS deselect to CS time: 6*(2*MemClk) = 120 ns
  299. * [11:08] 1100 - RDN4: Address to data valid in bursts: (12+1)*MemClk = 130 ns
  300. * [07:04] 1101 - RDF4: Address for first access: 13->(15+1)*MemClk = 160 ns
  301. * [03] 1 - 16 Bit bus width
  302. * [02:00] 100 - variable latency I/O
  303. */
  304. #define CFG_MSC2_VAL 0x123C6CDC /* extra bus, LAN controller */
  305. /* MDCNFG: SDRAM Configuration Register
  306. *
  307. * [31:29] 000 - reserved
  308. * [28] 0 - no SA1111 compatiblity mode
  309. * [27] 0 - latch return data with return clock
  310. * [26] 0 - alternate addressing for pair 2/3
  311. * [25:24] 00 - timings
  312. * [23] 0 - internal banks in lower partition 2/3 (not used)
  313. * [22:21] 00 - row address bits for partition 2/3 (not used)
  314. * [20:19] 00 - column address bits for partition 2/3 (not used)
  315. * [18] 0 - SDRAM partition 2/3 width is 32 bit
  316. * [17] 0 - SDRAM partition 3 disabled
  317. * [16] 0 - SDRAM partition 2 disabled
  318. * [15:13] 000 - reserved
  319. * [12] 1 - SA1111 compatiblity mode
  320. * [11] 1 - latch return data with return clock
  321. * [10] 0 - no alternate addressing for pair 0/1
  322. * [09:08] 01 - tRP=2*MemClk CL=2 tRCD=2*MemClk tRAS=5*MemClk tRC=8*MemClk
  323. * [7] 1 - 4 internal banks in lower partition pair
  324. * [06:05] 10 - 13 row address bits for partition 0/1
  325. * [04:03] 01 - 9 column address bits for partition 0/1
  326. * [02] 0 - SDRAM partition 0/1 width is 32 bit
  327. * [01] 0 - disable SDRAM partition 1
  328. * [00] 1 - enable SDRAM partition 0
  329. */
  330. /* use the configuration above but disable partition 0 */
  331. #define CFG_MDCNFG_VAL 0x000019c8
  332. /* MDREFR: SDRAM Refresh Control Register
  333. *
  334. * [32:26] 0 - reserved
  335. * [25] 0 - K2FREE: not free running
  336. * [24] 0 - K1FREE: not free running
  337. * [23] 1 - K0FREE: not free running
  338. * [22] 0 - SLFRSH: self refresh disabled
  339. * [21] 0 - reserved
  340. * [20] 0 - APD: no auto power down
  341. * [19] 0 - K2DB2: SDCLK2 is MemClk
  342. * [18] 0 - K2RUN: disable SDCLK2
  343. * [17] 0 - K1DB2: SDCLK1 is MemClk
  344. * [16] 1 - K1RUN: enable SDCLK1
  345. * [15] 1 - E1PIN: SDRAM clock enable
  346. * [14] 1 - K0DB2: SDCLK0 is MemClk
  347. * [13] 0 - K0RUN: disable SDCLK0
  348. * [12] 1 - E0PIN: disable SDCKE0
  349. * [11:00] 000000011000 - (64ms/8192)*MemClkFreq/32 = 24
  350. */
  351. #define CFG_MDREFR_VAL 0x0081D018
  352. /* MDMRS: Mode Register Set Configuration Register
  353. *
  354. * [31] 0 - reserved
  355. * [30:23] 00000000- MDMRS2: SDRAM2/3 MRS Value. (not used)
  356. * [22:20] 000 - MDCL2: SDRAM2/3 Cas Latency. (not used)
  357. * [19] 0 - MDADD2: SDRAM2/3 burst Type. Fixed to sequential. (not used)
  358. * [18:16] 010 - MDBL2: SDRAM2/3 burst Length. Fixed to 4. (not used)
  359. * [15] 0 - reserved
  360. * [14:07] 00000000- MDMRS0: SDRAM0/1 MRS Value.
  361. * [06:04] 010 - MDCL0: SDRAM0/1 Cas Latency.
  362. * [03] 0 - MDADD0: SDRAM0/1 burst Type. Fixed to sequential.
  363. * [02:00] 010 - MDBL0: SDRAM0/1 burst Length. Fixed to 4.
  364. */
  365. #define CFG_MDMRS_VAL 0x00020022
  366. /*
  367. * PCMCIA and CF Interfaces
  368. */
  369. #define CFG_MECR_VAL 0x00000000
  370. #define CFG_MCMEM0_VAL 0x00000000
  371. #define CFG_MCMEM1_VAL 0x00000000
  372. #define CFG_MCATT0_VAL 0x00000000
  373. #define CFG_MCATT1_VAL 0x00000000
  374. #define CFG_MCIO0_VAL 0x00000000
  375. #define CFG_MCIO1_VAL 0x00000000
  376. #endif
  377. /*
  378. * GPIO settings
  379. */
  380. #define CFG_GPSR0_VAL 0xFFFFFFFF
  381. #define CFG_GPSR1_VAL 0xFFFFFFFF
  382. #define CFG_GPSR2_VAL 0xFFFFFFFF
  383. #define CFG_GPCR0_VAL 0x08022080
  384. #define CFG_GPCR1_VAL 0x00000000
  385. #define CFG_GPCR2_VAL 0x00000000
  386. #define CFG_GPDR0_VAL 0xCD82A878
  387. #define CFG_GPDR1_VAL 0xFCFFAB80
  388. #define CFG_GPDR2_VAL 0x0001FFFF
  389. #define CFG_GAFR0_L_VAL 0x80000000
  390. #define CFG_GAFR0_U_VAL 0xA5254010
  391. #define CFG_GAFR1_L_VAL 0x599A9550
  392. #define CFG_GAFR1_U_VAL 0xAAA5AAAA
  393. #define CFG_GAFR2_L_VAL 0xAAAAAAAA
  394. #define CFG_GAFR2_U_VAL 0x00000002
  395. /* FIXME: set GPIO_RER/FER */
  396. #define CFG_PSSR_VAL 0x20
  397. /*
  398. * Memory settings
  399. */
  400. #define CFG_MSC0_VAL 0x2ef15af0
  401. #define CFG_MSC1_VAL 0x00003ff4
  402. #define CFG_MSC2_VAL 0x7ff07ff0
  403. #define CFG_MDCNFG_VAL 0x09a909a9
  404. #define CFG_MDREFR_VAL 0x038ff030
  405. #define CFG_MDMRS_VAL 0x00220022
  406. /*
  407. * PCMCIA and CF Interfaces
  408. */
  409. #define CFG_MECR_VAL 0x00000000
  410. #define CFG_MCMEM0_VAL 0x00000000
  411. #define CFG_MCMEM1_VAL 0x00000000
  412. #define CFG_MCATT0_VAL 0x00000000
  413. #define CFG_MCATT1_VAL 0x00000000
  414. #define CFG_MCIO0_VAL 0x00000000
  415. #define CFG_MCIO1_VAL 0x00000000
  416. #define CSB226_USER_LED0 0x00000008
  417. #define CSB226_USER_LED1 0x00000010
  418. #define CSB226_USER_LED2 0x00000020
  419. /*
  420. * FLASH and environment organization
  421. */
  422. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  423. #define CFG_MAX_FLASH_SECT 128 /* max number of sect. on one chip */
  424. /* timeout values are in ticks */
  425. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  426. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  427. #define CFG_ENV_IS_IN_FLASH 1
  428. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000)
  429. /* Addr of Environment Sector */
  430. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  431. #endif /* __CONFIG_H */