cerf250.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the CERF250 board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  36. #define CONFIG_CERF250 1 /* on Cerf PXA Board */
  37. #define BOARD_LATE_INIT 1
  38. #define CONFIG_BAUDRATE 38400
  39. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  40. /*
  41. * Size of malloc() pool
  42. */
  43. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  44. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  45. /*
  46. * Hardware drivers
  47. */
  48. #define CONFIG_DRIVER_SMC91111
  49. #define CONFIG_SMC91111_BASE 0x04000300
  50. #define CONFIG_SMC_USE_32_BIT
  51. /*
  52. * select serial console configuration
  53. */
  54. #define CONFIG_FFUART 1 /* we use FFUART on CERF PXA */
  55. /* allow to overwrite serial and ethaddr */
  56. #define CONFIG_ENV_OVERWRITE
  57. /*
  58. * Command line configuration.
  59. */
  60. #include <config_cmd_default.h>
  61. #define CONFIG_BOOTDELAY 3
  62. #define CONFIG_ETHADDR 00:D0:CA:F1:3C:D2
  63. #define CONFIG_NETMASK 255.255.255.0
  64. #define CONFIG_IPADDR 192.168.0.5
  65. #define CONFIG_SERVERIP 192.168.0.2
  66. #define CONFIG_BOOTCOMMAND "bootm 0xC0000"
  67. #define CONFIG_BOOTARGS "root=/dev/mtdblock3 rootfstype=jffs2 console=ttyS0,38400"
  68. #define CONFIG_CMDLINE_TAG
  69. #if defined(CONFIG_CMD_KGDB)
  70. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  71. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  72. #endif
  73. /*
  74. * Miscellaneous configurable options
  75. */
  76. #define CFG_HUSH_PARSER 1
  77. #define CFG_PROMPT_HUSH_PS2 "> "
  78. #define CFG_LONGHELP /* undef to save memory */
  79. #ifdef CFG_HUSH_PARSER
  80. #define CFG_PROMPT "uboot$ " /* Monitor Command Prompt */
  81. #else
  82. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  83. #endif
  84. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  85. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  86. /* Print Buffer Size */
  87. #define CFG_MAXARGS 16 /* max number of command args */
  88. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  89. #define CFG_DEVICE_NULLDEV 1
  90. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  91. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  92. #undef CFG_CLKS_IN_HZ
  93. #define CFG_LOAD_ADDR 0xa2000000 /* default load address */
  94. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  95. #define CFG_CPUSPEED 0x141 /* set core clock to 400/200/100 MHz */
  96. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  97. /*
  98. * Stack sizes
  99. *
  100. * The stack sizes are set up in start.S using the settings below
  101. */
  102. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  103. #ifdef CONFIG_USE_IRQ
  104. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  105. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  106. #endif
  107. /*
  108. * Physical Memory Map
  109. */
  110. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  111. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  112. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  113. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  114. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  115. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  116. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  117. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  118. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  119. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  120. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  121. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  122. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  123. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  124. #define CFG_DRAM_BASE 0xa0000000
  125. #define CFG_DRAM_SIZE 0x04000000
  126. #define CFG_FLASH_BASE PHYS_FLASH_1
  127. /*
  128. * GPIO settings
  129. */
  130. #define CFG_GPSR0_VAL 0x00408030
  131. #define CFG_GPSR1_VAL 0x00BFA882
  132. #define CFG_GPSR2_VAL 0x0001C000
  133. #define CFG_GPCR0_VAL 0xC0031100
  134. #define CFG_GPCR1_VAL 0xFC400300
  135. #define CFG_GPCR2_VAL 0x00003FFF
  136. #define CFG_GPDR0_VAL 0xC0439330
  137. #define CFG_GPDR1_VAL 0xFCFFAB82
  138. #define CFG_GPDR2_VAL 0x0001FFFF
  139. #define CFG_GAFR0_L_VAL 0x80000000
  140. #define CFG_GAFR0_U_VAL 0xA5000010
  141. #define CFG_GAFR1_L_VAL 0x60008018
  142. #define CFG_GAFR1_U_VAL 0xAAA5AAAA
  143. #define CFG_GAFR2_L_VAL 0xAAA0000A
  144. #define CFG_GAFR2_U_VAL 0x00000002
  145. #define CFG_PSSR_VAL 0x20
  146. /*
  147. * Memory settings
  148. */
  149. #define CFG_MSC0_VAL 0x12447FF0
  150. #define CFG_MSC1_VAL 0x12BC5554
  151. #define CFG_MSC2_VAL 0x7FF97FF1
  152. #define CFG_MDCNFG_VAL 0x00001AC9
  153. #define CFG_MDREFR_VAL 0x03CDC017
  154. #define CFG_MDMRS_VAL 0x00000000
  155. /*
  156. * PCMCIA and CF Interfaces
  157. */
  158. #define CFG_MECR_VAL 0x00000000
  159. #define CFG_MCMEM0_VAL 0x00010504
  160. #define CFG_MCMEM1_VAL 0x00010504
  161. #define CFG_MCATT0_VAL 0x00010504
  162. #define CFG_MCATT1_VAL 0x00010504
  163. #define CFG_MCIO0_VAL 0x00004715
  164. #define CFG_MCIO1_VAL 0x00004715
  165. #define _LED 0x08000010 /*check this */
  166. #define LED_BLANK 0x08000040
  167. #define LED_GPIO 0x10
  168. /*
  169. * FLASH and environment organization
  170. */
  171. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  172. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  173. /* timeout values are in ticks */
  174. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  175. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  176. #define CFG_MONITOR_LEN 0x40000 /* 256 KiB */
  177. #define CFG_ENV_IS_IN_FLASH 1
  178. #define CFG_ENV_ADDR (PHYS_FLASH_1 + CFG_MONITOR_LEN)
  179. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  180. #endif /* __CONFIG_H */