mpc8349emds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ioports.h>
  26. #include <mpc83xx.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #include <spd.h>
  30. #include <miiphy.h>
  31. #include <command.h>
  32. #if defined(CONFIG_SPD_EEPROM)
  33. #include <spd_sdram.h>
  34. #endif
  35. #if defined(CONFIG_OF_FLAT_TREE)
  36. #include <ft_build.h>
  37. #endif
  38. int fixed_sdram(void);
  39. void sdram_init(void);
  40. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  41. void ddr_enable_ecc(unsigned int dram_size);
  42. #endif
  43. int board_early_init_f (void)
  44. {
  45. volatile u8* bcsr = (volatile u8*)CFG_BCSR;
  46. /* Enable flash write */
  47. bcsr[1] &= ~0x01;
  48. #ifdef CFG_USE_MPC834XSYS_USB_PHY
  49. /* Use USB PHY on SYS board */
  50. bcsr[5] |= 0x02;
  51. #endif
  52. return 0;
  53. }
  54. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  55. long int initdram (int board_type)
  56. {
  57. volatile immap_t *im = (immap_t *)CFG_IMMR;
  58. u32 msize = 0;
  59. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  60. return -1;
  61. puts("Initializing\n");
  62. /* DDR SDRAM - Main SODIMM */
  63. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  64. #if defined(CONFIG_SPD_EEPROM)
  65. msize = spd_sdram();
  66. #else
  67. msize = fixed_sdram();
  68. #endif
  69. /*
  70. * Initialize SDRAM if it is on local bus.
  71. */
  72. sdram_init();
  73. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  74. /*
  75. * Initialize and enable DDR ECC.
  76. */
  77. ddr_enable_ecc(msize * 1024 * 1024);
  78. #endif
  79. puts(" DDR RAM: ");
  80. /* return total bus SDRAM size(bytes) -- DDR */
  81. return (msize * 1024 * 1024);
  82. }
  83. #if !defined(CONFIG_SPD_EEPROM)
  84. /*************************************************************************
  85. * fixed sdram init -- doesn't use serial presence detect.
  86. ************************************************************************/
  87. int fixed_sdram(void)
  88. {
  89. volatile immap_t *im = (immap_t *)CFG_IMMR;
  90. u32 msize = 0;
  91. u32 ddr_size;
  92. u32 ddr_size_log2;
  93. msize = CFG_DDR_SIZE;
  94. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  95. (ddr_size > 1);
  96. ddr_size = ddr_size>>1, ddr_size_log2++) {
  97. if (ddr_size & 1) {
  98. return -1;
  99. }
  100. }
  101. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  102. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  103. #if (CFG_DDR_SIZE != 256)
  104. #warning Currenly any ddr size other than 256 is not supported
  105. #endif
  106. #ifdef CONFIG_DDR_II
  107. im->ddr.csbnds[2].csbnds = CFG_DDR_CS2_BNDS;
  108. im->ddr.cs_config[2] = CFG_DDR_CS2_CONFIG;
  109. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  110. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  111. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  112. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  113. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  114. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  115. im->ddr.sdram_mode = CFG_DDR_MODE;
  116. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  117. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  118. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  119. #else
  120. im->ddr.csbnds[2].csbnds = 0x0000000f;
  121. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  122. /* currently we use only one CS, so disable the other banks */
  123. im->ddr.cs_config[0] = 0;
  124. im->ddr.cs_config[1] = 0;
  125. im->ddr.cs_config[3] = 0;
  126. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  127. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  128. im->ddr.sdram_cfg =
  129. SDRAM_CFG_SREN
  130. #if defined(CONFIG_DDR_2T_TIMING)
  131. | SDRAM_CFG_2T_EN
  132. #endif
  133. | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
  134. #if defined (CONFIG_DDR_32BIT)
  135. /* for 32-bit mode burst length is 8 */
  136. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  137. #endif
  138. im->ddr.sdram_mode = CFG_DDR_MODE;
  139. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  140. #endif
  141. udelay(200);
  142. /* enable DDR controller */
  143. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  144. return msize;
  145. }
  146. #endif/*!CFG_SPD_EEPROM*/
  147. int checkboard (void)
  148. {
  149. puts("Board: Freescale MPC8349EMDS\n");
  150. return 0;
  151. }
  152. /*
  153. * if MPC8349EMDS is soldered with SDRAM
  154. */
  155. #if defined(CFG_BR2_PRELIM) \
  156. && defined(CFG_OR2_PRELIM) \
  157. && defined(CFG_LBLAWBAR2_PRELIM) \
  158. && defined(CFG_LBLAWAR2_PRELIM)
  159. /*
  160. * Initialize SDRAM memory on the Local Bus.
  161. */
  162. void sdram_init(void)
  163. {
  164. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  165. volatile lbus83xx_t *lbc= &immap->lbus;
  166. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  167. puts("\n SDRAM on Local Bus: ");
  168. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  169. /*
  170. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  171. */
  172. /* setup mtrpt, lsrt and lbcr for LB bus */
  173. lbc->lbcr = CFG_LBC_LBCR;
  174. lbc->mrtpr = CFG_LBC_MRTPR;
  175. lbc->lsrt = CFG_LBC_LSRT;
  176. asm("sync");
  177. /*
  178. * Configure the SDRAM controller Machine Mode Register.
  179. */
  180. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  181. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  182. asm("sync");
  183. *sdram_addr = 0xff;
  184. udelay(100);
  185. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  186. asm("sync");
  187. /*1 times*/
  188. *sdram_addr = 0xff;
  189. udelay(100);
  190. /*2 times*/
  191. *sdram_addr = 0xff;
  192. udelay(100);
  193. /*3 times*/
  194. *sdram_addr = 0xff;
  195. udelay(100);
  196. /*4 times*/
  197. *sdram_addr = 0xff;
  198. udelay(100);
  199. /*5 times*/
  200. *sdram_addr = 0xff;
  201. udelay(100);
  202. /*6 times*/
  203. *sdram_addr = 0xff;
  204. udelay(100);
  205. /*7 times*/
  206. *sdram_addr = 0xff;
  207. udelay(100);
  208. /*8 times*/
  209. *sdram_addr = 0xff;
  210. udelay(100);
  211. /* 0x58636733; mode register write operation */
  212. lbc->lsdmr = CFG_LBC_LSDMR_4;
  213. asm("sync");
  214. *sdram_addr = 0xff;
  215. udelay(100);
  216. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  217. asm("sync");
  218. *sdram_addr = 0xff;
  219. udelay(100);
  220. }
  221. #else
  222. void sdram_init(void)
  223. {
  224. puts(" SDRAM on Local Bus is NOT available!\n");
  225. }
  226. #endif
  227. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD)
  228. /*
  229. * ECC user commands
  230. */
  231. void ecc_print_status(void)
  232. {
  233. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  234. volatile ddr83xx_t *ddr = &immap->ddr;
  235. printf("\nECC mode: %s\n\n", (ddr->sdram_cfg & SDRAM_CFG_ECC_EN) ? "ON" : "OFF");
  236. /* Interrupts */
  237. printf("Memory Error Interrupt Enable:\n");
  238. printf(" Multiple-Bit Error Interrupt Enable: %d\n",
  239. (ddr->err_int_en & ECC_ERR_INT_EN_MBEE) ? 1 : 0);
  240. printf(" Single-Bit Error Interrupt Enable: %d\n",
  241. (ddr->err_int_en & ECC_ERR_INT_EN_SBEE) ? 1 : 0);
  242. printf(" Memory Select Error Interrupt Enable: %d\n\n",
  243. (ddr->err_int_en & ECC_ERR_INT_EN_MSEE) ? 1 : 0);
  244. /* Error disable */
  245. printf("Memory Error Disable:\n");
  246. printf(" Multiple-Bit Error Disable: %d\n",
  247. (ddr->err_disable & ECC_ERROR_DISABLE_MBED) ? 1 : 0);
  248. printf(" Sinle-Bit Error Disable: %d\n",
  249. (ddr->err_disable & ECC_ERROR_DISABLE_SBED) ? 1 : 0);
  250. printf(" Memory Select Error Disable: %d\n\n",
  251. (ddr->err_disable & ECC_ERROR_DISABLE_MSED) ? 1 : 0);
  252. /* Error injection */
  253. printf("Memory Data Path Error Injection Mask High/Low: %08lx %08lx\n",
  254. ddr->data_err_inject_hi, ddr->data_err_inject_lo);
  255. printf("Memory Data Path Error Injection Mask ECC:\n");
  256. printf(" ECC Mirror Byte: %d\n",
  257. (ddr->ecc_err_inject & ECC_ERR_INJECT_EMB) ? 1 : 0);
  258. printf(" ECC Injection Enable: %d\n",
  259. (ddr->ecc_err_inject & ECC_ERR_INJECT_EIEN) ? 1 : 0);
  260. printf(" ECC Error Injection Mask: 0x%02x\n\n",
  261. ddr->ecc_err_inject & ECC_ERR_INJECT_EEIM);
  262. /* SBE counter/threshold */
  263. printf("Memory Single-Bit Error Management (0..255):\n");
  264. printf(" Single-Bit Error Threshold: %d\n",
  265. (ddr->err_sbe & ECC_ERROR_MAN_SBET) >> ECC_ERROR_MAN_SBET_SHIFT);
  266. printf(" Single-Bit Error Counter: %d\n\n",
  267. (ddr->err_sbe & ECC_ERROR_MAN_SBEC) >> ECC_ERROR_MAN_SBEC_SHIFT);
  268. /* Error detect */
  269. printf("Memory Error Detect:\n");
  270. printf(" Multiple Memory Errors: %d\n",
  271. (ddr->err_detect & ECC_ERROR_DETECT_MME) ? 1 : 0);
  272. printf(" Multiple-Bit Error: %d\n",
  273. (ddr->err_detect & ECC_ERROR_DETECT_MBE) ? 1 : 0);
  274. printf(" Single-Bit Error: %d\n",
  275. (ddr->err_detect & ECC_ERROR_DETECT_SBE) ? 1 : 0);
  276. printf(" Memory Select Error: %d\n\n",
  277. (ddr->err_detect & ECC_ERROR_DETECT_MSE) ? 1 : 0);
  278. /* Capture data */
  279. printf("Memory Error Address Capture: 0x%08lx\n", ddr->capture_address);
  280. printf("Memory Data Path Read Capture High/Low: %08lx %08lx\n",
  281. ddr->capture_data_hi, ddr->capture_data_lo);
  282. printf("Memory Data Path Read Capture ECC: 0x%02x\n\n",
  283. ddr->capture_ecc & CAPTURE_ECC_ECE);
  284. printf("Memory Error Attributes Capture:\n");
  285. printf(" Data Beat Number: %d\n",
  286. (ddr->capture_attributes & ECC_CAPT_ATTR_BNUM) >> ECC_CAPT_ATTR_BNUM_SHIFT);
  287. printf(" Transaction Size: %d\n",
  288. (ddr->capture_attributes & ECC_CAPT_ATTR_TSIZ) >> ECC_CAPT_ATTR_TSIZ_SHIFT);
  289. printf(" Transaction Source: %d\n",
  290. (ddr->capture_attributes & ECC_CAPT_ATTR_TSRC) >> ECC_CAPT_ATTR_TSRC_SHIFT);
  291. printf(" Transaction Type: %d\n",
  292. (ddr->capture_attributes & ECC_CAPT_ATTR_TTYP) >> ECC_CAPT_ATTR_TTYP_SHIFT);
  293. printf(" Error Information Valid: %d\n\n",
  294. ddr->capture_attributes & ECC_CAPT_ATTR_VLD);
  295. }
  296. int do_ecc ( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  297. {
  298. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  299. volatile ddr83xx_t *ddr = &immap->ddr;
  300. volatile u32 val;
  301. u64 *addr, count, val64;
  302. register u64 *i;
  303. if (argc > 4) {
  304. printf ("Usage:\n%s\n", cmdtp->usage);
  305. return 1;
  306. }
  307. if (argc == 2) {
  308. if (strcmp(argv[1], "status") == 0) {
  309. ecc_print_status();
  310. return 0;
  311. } else if (strcmp(argv[1], "captureclear") == 0) {
  312. ddr->capture_address = 0;
  313. ddr->capture_data_hi = 0;
  314. ddr->capture_data_lo = 0;
  315. ddr->capture_ecc = 0;
  316. ddr->capture_attributes = 0;
  317. return 0;
  318. }
  319. }
  320. if (argc == 3) {
  321. if (strcmp(argv[1], "sbecnt") == 0) {
  322. val = simple_strtoul(argv[2], NULL, 10);
  323. if (val > 255) {
  324. printf("Incorrect Counter value, should be 0..255\n");
  325. return 1;
  326. }
  327. val = (val << ECC_ERROR_MAN_SBEC_SHIFT);
  328. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBET);
  329. ddr->err_sbe = val;
  330. return 0;
  331. } else if (strcmp(argv[1], "sbethr") == 0) {
  332. val = simple_strtoul(argv[2], NULL, 10);
  333. if (val > 255) {
  334. printf("Incorrect Counter value, should be 0..255\n");
  335. return 1;
  336. }
  337. val = (val << ECC_ERROR_MAN_SBET_SHIFT);
  338. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBEC);
  339. ddr->err_sbe = val;
  340. return 0;
  341. } else if (strcmp(argv[1], "errdisable") == 0) {
  342. val = ddr->err_disable;
  343. if (strcmp(argv[2], "+sbe") == 0) {
  344. val |= ECC_ERROR_DISABLE_SBED;
  345. } else if (strcmp(argv[2], "+mbe") == 0) {
  346. val |= ECC_ERROR_DISABLE_MBED;
  347. } else if (strcmp(argv[2], "+mse") == 0) {
  348. val |= ECC_ERROR_DISABLE_MSED;
  349. } else if (strcmp(argv[2], "+all") == 0) {
  350. val |= (ECC_ERROR_DISABLE_SBED |
  351. ECC_ERROR_DISABLE_MBED |
  352. ECC_ERROR_DISABLE_MSED);
  353. } else if (strcmp(argv[2], "-sbe") == 0) {
  354. val &= ~ECC_ERROR_DISABLE_SBED;
  355. } else if (strcmp(argv[2], "-mbe") == 0) {
  356. val &= ~ECC_ERROR_DISABLE_MBED;
  357. } else if (strcmp(argv[2], "-mse") == 0) {
  358. val &= ~ECC_ERROR_DISABLE_MSED;
  359. } else if (strcmp(argv[2], "-all") == 0) {
  360. val &= ~(ECC_ERROR_DISABLE_SBED |
  361. ECC_ERROR_DISABLE_MBED |
  362. ECC_ERROR_DISABLE_MSED);
  363. } else {
  364. printf("Incorrect err_disable field\n");
  365. return 1;
  366. }
  367. ddr->err_disable = val;
  368. __asm__ __volatile__ ("sync");
  369. __asm__ __volatile__ ("isync");
  370. return 0;
  371. } else if (strcmp(argv[1], "errdetectclr") == 0) {
  372. val = ddr->err_detect;
  373. if (strcmp(argv[2], "mme") == 0) {
  374. val |= ECC_ERROR_DETECT_MME;
  375. } else if (strcmp(argv[2], "sbe") == 0) {
  376. val |= ECC_ERROR_DETECT_SBE;
  377. } else if (strcmp(argv[2], "mbe") == 0) {
  378. val |= ECC_ERROR_DETECT_MBE;
  379. } else if (strcmp(argv[2], "mse") == 0) {
  380. val |= ECC_ERROR_DETECT_MSE;
  381. } else if (strcmp(argv[2], "all") == 0) {
  382. val |= (ECC_ERROR_DETECT_MME |
  383. ECC_ERROR_DETECT_MBE |
  384. ECC_ERROR_DETECT_SBE |
  385. ECC_ERROR_DETECT_MSE);
  386. } else {
  387. printf("Incorrect err_detect field\n");
  388. return 1;
  389. }
  390. ddr->err_detect = val;
  391. return 0;
  392. } else if (strcmp(argv[1], "injectdatahi") == 0) {
  393. val = simple_strtoul(argv[2], NULL, 16);
  394. ddr->data_err_inject_hi = val;
  395. return 0;
  396. } else if (strcmp(argv[1], "injectdatalo") == 0) {
  397. val = simple_strtoul(argv[2], NULL, 16);
  398. ddr->data_err_inject_lo = val;
  399. return 0;
  400. } else if (strcmp(argv[1], "injectecc") == 0) {
  401. val = simple_strtoul(argv[2], NULL, 16);
  402. if (val > 0xff) {
  403. printf("Incorrect ECC inject mask, should be 0x00..0xff\n");
  404. return 1;
  405. }
  406. val |= (ddr->ecc_err_inject & ~ECC_ERR_INJECT_EEIM);
  407. ddr->ecc_err_inject = val;
  408. return 0;
  409. } else if (strcmp(argv[1], "inject") == 0) {
  410. val = ddr->ecc_err_inject;
  411. if (strcmp(argv[2], "en") == 0)
  412. val |= ECC_ERR_INJECT_EIEN;
  413. else if (strcmp(argv[2], "dis") == 0)
  414. val &= ~ECC_ERR_INJECT_EIEN;
  415. else
  416. printf("Incorrect command\n");
  417. ddr->ecc_err_inject = val;
  418. __asm__ __volatile__ ("sync");
  419. __asm__ __volatile__ ("isync");
  420. return 0;
  421. } else if (strcmp(argv[1], "mirror") == 0) {
  422. val = ddr->ecc_err_inject;
  423. if (strcmp(argv[2], "en") == 0)
  424. val |= ECC_ERR_INJECT_EMB;
  425. else if (strcmp(argv[2], "dis") == 0)
  426. val &= ~ECC_ERR_INJECT_EMB;
  427. else
  428. printf("Incorrect command\n");
  429. ddr->ecc_err_inject = val;
  430. return 0;
  431. }
  432. }
  433. if (argc == 4) {
  434. if (strcmp(argv[1], "test") == 0) {
  435. addr = (u64 *)simple_strtoul(argv[2], NULL, 16);
  436. count = simple_strtoul(argv[3], NULL, 16);
  437. if ((u32)addr % 8) {
  438. printf("Address not alligned on double word boundary\n");
  439. return 1;
  440. }
  441. disable_interrupts();
  442. icache_disable();
  443. for (i = addr; i < addr + count; i++) {
  444. /* enable injects */
  445. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  446. __asm__ __volatile__ ("sync");
  447. __asm__ __volatile__ ("isync");
  448. /* write memory location injecting errors */
  449. *i = 0x1122334455667788ULL;
  450. __asm__ __volatile__ ("sync");
  451. /* disable injects */
  452. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  453. __asm__ __volatile__ ("sync");
  454. __asm__ __volatile__ ("isync");
  455. /* read data, this generates ECC error */
  456. val64 = *i;
  457. __asm__ __volatile__ ("sync");
  458. /* disable errors for ECC */
  459. ddr->err_disable |= ~ECC_ERROR_ENABLE;
  460. __asm__ __volatile__ ("sync");
  461. __asm__ __volatile__ ("isync");
  462. /* re-initialize memory, write the location again
  463. * NOT injecting errors this time */
  464. *i = 0xcafecafecafecafeULL;
  465. __asm__ __volatile__ ("sync");
  466. /* enable errors for ECC */
  467. ddr->err_disable &= ECC_ERROR_ENABLE;
  468. __asm__ __volatile__ ("sync");
  469. __asm__ __volatile__ ("isync");
  470. }
  471. icache_enable();
  472. enable_interrupts();
  473. return 0;
  474. }
  475. }
  476. printf ("Usage:\n%s\n", cmdtp->usage);
  477. return 1;
  478. }
  479. U_BOOT_CMD(
  480. ecc, 4, 0, do_ecc,
  481. "ecc - support for DDR ECC features\n",
  482. "status - print out status info\n"
  483. "ecc captureclear - clear capture regs data\n"
  484. "ecc sbecnt <val> - set Single-Bit Error counter\n"
  485. "ecc sbethr <val> - set Single-Bit Threshold\n"
  486. "ecc errdisable <flag> - clear/set disable Memory Error Disable, flag:\n"
  487. " [-|+]sbe - Single-Bit Error\n"
  488. " [-|+]mbe - Multiple-Bit Error\n"
  489. " [-|+]mse - Memory Select Error\n"
  490. " [-|+]all - all errors\n"
  491. "ecc errdetectclr <flag> - clear Memory Error Detect, flag:\n"
  492. " mme - Multiple Memory Errors\n"
  493. " sbe - Single-Bit Error\n"
  494. " mbe - Multiple-Bit Error\n"
  495. " mse - Memory Select Error\n"
  496. " all - all errors\n"
  497. "ecc injectdatahi <hi> - set Memory Data Path Error Injection Mask High\n"
  498. "ecc injectdatalo <lo> - set Memory Data Path Error Injection Mask Low\n"
  499. "ecc injectecc <ecc> - set ECC Error Injection Mask\n"
  500. "ecc inject <en|dis> - enable/disable error injection\n"
  501. "ecc mirror <en|dis> - enable/disable mirror byte\n"
  502. "ecc test <addr> <cnt> - test mem region:\n"
  503. " - enables injects\n"
  504. " - writes pattern injecting errors\n"
  505. " - disables injects\n"
  506. " - reads pattern back, generates error\n"
  507. " - re-inits memory"
  508. );
  509. #endif /* if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD) */
  510. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  511. void
  512. ft_board_setup(void *blob, bd_t *bd)
  513. {
  514. u32 *p;
  515. int len;
  516. #ifdef CONFIG_PCI
  517. ft_pci_setup(blob, bd);
  518. #endif
  519. ft_cpu_setup(blob, bd);
  520. p = ft_get_prop(blob, "/memory/reg", &len);
  521. if (p != NULL) {
  522. *p++ = cpu_to_be32(bd->bi_memstart);
  523. *p = cpu_to_be32(bd->bi_memsize);
  524. }
  525. }
  526. #endif