init.S 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /* port to AMCC 440SPE evaluatioon board - SG April 12,2005 */
  23. #include <ppc_asm.tmpl>
  24. #include <config.h>
  25. /* General */
  26. #define TLB_VALID 0x00000200
  27. /* Supported page sizes */
  28. #define SZ_1K 0x00000000
  29. #define SZ_4K 0x00000010
  30. #define SZ_16K 0x00000020
  31. #define SZ_64K 0x00000030
  32. #define SZ_256K 0x00000040
  33. #define SZ_1M 0x00000050
  34. #define SZ_16M 0x00000070
  35. #define SZ_256M 0x00000090
  36. /* Storage attributes */
  37. #define SA_W 0x00000800 /* Write-through */
  38. #define SA_I 0x00000400 /* Caching inhibited */
  39. #define SA_M 0x00000200 /* Memory coherence */
  40. #define SA_G 0x00000100 /* Guarded */
  41. #define SA_E 0x00000080 /* Endian */
  42. /* Access control */
  43. #define AC_X 0x00000024 /* Execute */
  44. #define AC_W 0x00000012 /* Write */
  45. #define AC_R 0x00000009 /* Read */
  46. /* Some handy macros */
  47. #define EPN(e) ((e) & 0xfffffc00)
  48. #define TLB0(epn,sz) ((EPN((epn)) | (sz) | TLB_VALID ))
  49. #define TLB1(rpn,erpn) (((rpn) & 0xfffffc00) | (erpn))
  50. #define TLB2(a) ((a) & 0x00000fbf)
  51. #define tlbtab_start\
  52. mflr r1 ;\
  53. bl 0f ;
  54. #define tlbtab_end\
  55. .long 0, 0, 0 ;\
  56. 0: mflr r0 ;\
  57. mtlr r1 ;\
  58. blr ;
  59. #define tlbentry(epn,sz,rpn,erpn,attr)\
  60. .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
  61. /**************************************************************************
  62. * TLB TABLE
  63. *
  64. * This table is used by the cpu boot code to setup the initial tlb
  65. * entries. Rather than make broad assumptions in the cpu source tree,
  66. * this table lets each board set things up however they like.
  67. *
  68. * Pointer to the table is returned in r1
  69. *
  70. *************************************************************************/
  71. .section .bootpg,"ax"
  72. /**************************************************************************
  73. * TLB table for revA
  74. *************************************************************************/
  75. .globl tlbtabA
  76. tlbtabA:
  77. tlbtab_start
  78. tlbentry(0xfff00000, SZ_16M, 0xfff00000, 4, AC_R|AC_W|AC_X|SA_G)
  79. tlbentry(CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  80. tlbentry(CFG_SDRAM_BASE + 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  81. tlbentry(CFG_SDRAM_BASE + 0x20000000, SZ_256M, 0x20000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  82. tlbentry(CFG_SDRAM_BASE + 0x30000000, SZ_256M, 0x30000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  83. tlbentry(CFG_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_R|AC_W|AC_X|SA_I)
  84. tlbentry(CFG_FPGA_BASE, SZ_1K, 0xE2000000, 4,AC_R|AC_W|SA_I)
  85. tlbentry(CFG_OPER_FLASH, SZ_16M, 0xE7000000, 4,AC_R|AC_W|AC_X|SA_G|SA_I)
  86. tlbentry(CFG_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_R|AC_W|SA_G|SA_I)
  87. tlbentry(CFG_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  88. tlbentry(CFG_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  89. tlbentry(CFG_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  90. tlbentry(CFG_PCIE_BASE, SZ_16K, 0x20000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  91. tlbentry(CFG_PCIE0_CFGBASE, SZ_1K, 0x40000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  92. tlbentry(CFG_PCIE1_CFGBASE, SZ_1K, 0x80000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  93. tlbentry(CFG_PCIE2_CFGBASE, SZ_1K, 0xC0000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  94. tlbentry(CFG_PCIE0_XCFGBASE, SZ_1K, 0x50000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  95. tlbentry(CFG_PCIE1_XCFGBASE, SZ_1K, 0x90000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  96. tlbentry(CFG_PCIE2_XCFGBASE, SZ_1K, 0xD0000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  97. tlbtab_end
  98. /**************************************************************************
  99. * TLB table for revB
  100. *
  101. * Notice: revB of the 440SPe chip is very strict about PLB real addressess
  102. * and ranges to be mapped for config space: it seems to only work with
  103. * d_nnnn_nnnn range (hangs the core upon config transaction attempts when
  104. * set otherwise) while revA uses c_nnnn_nnnn.
  105. *************************************************************************/
  106. .globl tlbtabB
  107. tlbtabB:
  108. tlbtab_start
  109. tlbentry(0xfff00000, SZ_16M, 0xfff00000, 4, AC_R|AC_W|AC_X|SA_G)
  110. tlbentry(CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  111. tlbentry(CFG_SDRAM_BASE + 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  112. tlbentry(CFG_SDRAM_BASE + 0x20000000, SZ_256M, 0x20000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  113. tlbentry(CFG_SDRAM_BASE + 0x30000000, SZ_256M, 0x30000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
  114. tlbentry(CFG_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_R|AC_W|AC_X|SA_I)
  115. tlbentry(CFG_FPGA_BASE, SZ_1K, 0xE2000000, 4,AC_R|AC_W|SA_I)
  116. tlbentry(CFG_OPER_FLASH, SZ_16M, 0xE7000000, 4,AC_R|AC_W|AC_X|SA_G|SA_I)
  117. tlbentry(CFG_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_R|AC_W|SA_G|SA_I)
  118. tlbentry(CFG_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  119. tlbentry(CFG_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  120. tlbentry(CFG_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  121. tlbentry(CFG_PCIE0_CFGBASE, SZ_1K, 0x00100000, 0xD, AC_R|AC_W|SA_G|SA_I)
  122. tlbentry(CFG_PCIE1_CFGBASE, SZ_1K, 0x20100000, 0xD, AC_R|AC_W|SA_G|SA_I)
  123. tlbentry(CFG_PCIE2_CFGBASE, SZ_1K, 0x40100000, 0xD, AC_R|AC_W|SA_G|SA_I)
  124. tlbentry(CFG_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  125. tlbentry(CFG_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  126. tlbentry(CFG_PCIE2_XCFGBASE, SZ_1K, 0x50000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  127. tlbtab_end