mxsmmc.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/arch/dma.h>
  45. struct mxsmmc_priv {
  46. int id;
  47. struct mx28_ssp_regs *regs;
  48. uint32_t clkseq_bypass;
  49. uint32_t *clkctrl_ssp;
  50. uint32_t buswidth;
  51. int (*mmc_is_wp)(int);
  52. struct mxs_dma_desc *desc;
  53. };
  54. #define MXSMMC_MAX_TIMEOUT 10000
  55. /*
  56. * Sends a command out on the bus. Takes the mmc pointer,
  57. * a command pointer, and an optional data pointer.
  58. */
  59. static int
  60. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  61. {
  62. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  63. struct mx28_ssp_regs *ssp_regs = priv->regs;
  64. uint32_t reg;
  65. int timeout;
  66. uint32_t data_count, cache_data_count;
  67. uint32_t ctrl0;
  68. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  69. /* Check bus busy */
  70. timeout = MXSMMC_MAX_TIMEOUT;
  71. while (--timeout) {
  72. udelay(1000);
  73. reg = readl(&ssp_regs->hw_ssp_status);
  74. if (!(reg &
  75. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  76. SSP_STATUS_CMD_BUSY))) {
  77. break;
  78. }
  79. }
  80. if (!timeout) {
  81. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  82. return TIMEOUT;
  83. }
  84. /* See if card is present */
  85. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  86. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  87. return NO_CARD_ERR;
  88. }
  89. /* Start building CTRL0 contents */
  90. ctrl0 = priv->buswidth;
  91. /* Set up command */
  92. if (!(cmd->resp_type & MMC_RSP_CRC))
  93. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  94. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  95. ctrl0 |= SSP_CTRL0_GET_RESP;
  96. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  97. ctrl0 |= SSP_CTRL0_LONG_RESP;
  98. /* Command index */
  99. reg = readl(&ssp_regs->hw_ssp_cmd0);
  100. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  101. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  102. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  103. reg |= SSP_CMD0_APPEND_8CYC;
  104. writel(reg, &ssp_regs->hw_ssp_cmd0);
  105. /* Command argument */
  106. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  107. /* Set up data */
  108. if (data) {
  109. /* READ or WRITE */
  110. if (data->flags & MMC_DATA_READ) {
  111. ctrl0 |= SSP_CTRL0_READ;
  112. } else if (priv->mmc_is_wp(mmc->block_dev.dev)) {
  113. printf("MMC%d: Can not write a locked card!\n",
  114. mmc->block_dev.dev);
  115. return UNUSABLE_ERR;
  116. }
  117. ctrl0 |= SSP_CTRL0_DATA_XFER;
  118. reg = ((data->blocks - 1) <<
  119. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  120. ((ffs(data->blocksize) - 1) <<
  121. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  122. writel(reg, &ssp_regs->hw_ssp_block_size);
  123. reg = data->blocksize * data->blocks;
  124. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  125. }
  126. /* Kick off the command */
  127. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  128. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  129. /* Wait for the command to complete */
  130. timeout = MXSMMC_MAX_TIMEOUT;
  131. while (--timeout) {
  132. udelay(1000);
  133. reg = readl(&ssp_regs->hw_ssp_status);
  134. if (!(reg & SSP_STATUS_CMD_BUSY))
  135. break;
  136. }
  137. if (!timeout) {
  138. printf("MMC%d: Command %d busy\n",
  139. mmc->block_dev.dev, cmd->cmdidx);
  140. return TIMEOUT;
  141. }
  142. /* Check command timeout */
  143. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  144. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  145. mmc->block_dev.dev, cmd->cmdidx, reg);
  146. return TIMEOUT;
  147. }
  148. /* Check command errors */
  149. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  150. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  151. mmc->block_dev.dev, cmd->cmdidx, reg);
  152. return COMM_ERR;
  153. }
  154. /* Copy response to response buffer */
  155. if (cmd->resp_type & MMC_RSP_136) {
  156. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  157. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  158. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  159. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  160. } else
  161. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  162. /* Return if no data to process */
  163. if (!data)
  164. return 0;
  165. data_count = data->blocksize * data->blocks;
  166. if (data_count % ARCH_DMA_MINALIGN)
  167. cache_data_count = roundup(data_count, ARCH_DMA_MINALIGN);
  168. else
  169. cache_data_count = data_count;
  170. if (data->flags & MMC_DATA_READ) {
  171. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  172. priv->desc->cmd.address = (dma_addr_t)data->dest;
  173. } else {
  174. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  175. priv->desc->cmd.address = (dma_addr_t)data->src;
  176. /* Flush data to DRAM so DMA can pick them up */
  177. flush_dcache_range((uint32_t)priv->desc->cmd.address,
  178. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  179. }
  180. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  181. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  182. mxs_dma_desc_append(MXS_DMA_CHANNEL_AHB_APBH_SSP0, priv->desc);
  183. if (mxs_dma_go(MXS_DMA_CHANNEL_AHB_APBH_SSP0)) {
  184. printf("MMC%d: DMA transfer failed\n", mmc->block_dev.dev);
  185. return COMM_ERR;
  186. }
  187. /* The data arrived into DRAM, invalidate cache over them */
  188. if (data->flags & MMC_DATA_READ) {
  189. invalidate_dcache_range((uint32_t)priv->desc->cmd.address,
  190. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  191. }
  192. /* Check data errors */
  193. reg = readl(&ssp_regs->hw_ssp_status);
  194. if (reg &
  195. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  196. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  197. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  198. mmc->block_dev.dev, cmd->cmdidx, reg);
  199. return COMM_ERR;
  200. }
  201. return 0;
  202. }
  203. static void mxsmmc_set_ios(struct mmc *mmc)
  204. {
  205. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  206. struct mx28_ssp_regs *ssp_regs = priv->regs;
  207. /* Set the clock speed */
  208. if (mmc->clock)
  209. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  210. switch (mmc->bus_width) {
  211. case 1:
  212. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  213. break;
  214. case 4:
  215. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  216. break;
  217. case 8:
  218. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  219. break;
  220. }
  221. /* Set the bus width */
  222. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  223. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  224. debug("MMC%d: Set %d bits bus width\n",
  225. mmc->block_dev.dev, mmc->bus_width);
  226. }
  227. static int mxsmmc_init(struct mmc *mmc)
  228. {
  229. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  230. struct mx28_ssp_regs *ssp_regs = priv->regs;
  231. /* Reset SSP */
  232. mx28_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  233. /* 8 bits word length in MMC mode */
  234. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  235. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK,
  236. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS |
  237. SSP_CTRL1_DMA_ENABLE);
  238. /* Set initial bit clock 400 KHz */
  239. mx28_set_ssp_busclock(priv->id, 400);
  240. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  241. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  242. udelay(200);
  243. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  244. return 0;
  245. }
  246. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  247. {
  248. struct mx28_clkctrl_regs *clkctrl_regs =
  249. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  250. struct mmc *mmc = NULL;
  251. struct mxsmmc_priv *priv = NULL;
  252. mmc = malloc(sizeof(struct mmc));
  253. if (!mmc)
  254. return -ENOMEM;
  255. priv = malloc(sizeof(struct mxsmmc_priv));
  256. if (!priv) {
  257. free(mmc);
  258. return -ENOMEM;
  259. }
  260. priv->desc = mxs_dma_desc_alloc();
  261. if (!priv->desc) {
  262. free(priv);
  263. free(mmc);
  264. return -ENOMEM;
  265. }
  266. priv->mmc_is_wp = wp;
  267. priv->id = id;
  268. switch (id) {
  269. case 0:
  270. priv->regs = (struct mx28_ssp_regs *)MXS_SSP0_BASE;
  271. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP0;
  272. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp0;
  273. break;
  274. case 1:
  275. priv->regs = (struct mx28_ssp_regs *)MXS_SSP1_BASE;
  276. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP1;
  277. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp1;
  278. break;
  279. case 2:
  280. priv->regs = (struct mx28_ssp_regs *)MXS_SSP2_BASE;
  281. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP2;
  282. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp2;
  283. break;
  284. case 3:
  285. priv->regs = (struct mx28_ssp_regs *)MXS_SSP3_BASE;
  286. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP3;
  287. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp3;
  288. break;
  289. }
  290. sprintf(mmc->name, "MXS MMC");
  291. mmc->send_cmd = mxsmmc_send_cmd;
  292. mmc->set_ios = mxsmmc_set_ios;
  293. mmc->init = mxsmmc_init;
  294. mmc->getcd = NULL;
  295. mmc->priv = priv;
  296. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  297. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  298. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  299. /*
  300. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  301. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  302. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  303. * CLOCK_RATE could be any integer from 0 to 255.
  304. */
  305. mmc->f_min = 400000;
  306. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  307. mmc->b_max = 0x40;
  308. mmc_register(mmc);
  309. return 0;
  310. }