IP860.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  33. #define CONFIG_IP860 1 /* ...on a IP860 board */
  34. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  35. #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  39. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" \
  40. "\0load=tftp \"/tftpboot/u-boot.bin\"\0update=protect off 1:0;era 1:0;cp.b 100000 10000000 ${filesize}\0"
  41. #undef CONFIG_BOOTARGS
  42. #define CONFIG_BOOTCOMMAND \
  43. "bootp; " \
  44. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  45. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  46. "bootm"
  47. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  48. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  49. #undef CONFIG_WATCHDOG /* watchdog disabled */
  50. /* enable I2C and select the hardware/software driver */
  51. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  52. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  53. /*
  54. * Software (bit-bang) I2C driver configuration
  55. */
  56. #define PB_SCL 0x00000020 /* PB 26 */
  57. #define PB_SDA 0x00000010 /* PB 27 */
  58. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  59. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  60. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  61. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  62. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  63. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  64. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  65. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  66. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  67. # define CONFIG_SYS_I2C_SPEED 50000
  68. # define CONFIG_SYS_I2C_SLAVE 0xFE
  69. # define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
  70. # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  71. /* mask of address bits that overflow into the "EEPROM chip address" */
  72. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  73. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  74. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  75. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  76. /*
  77. * Command line configuration.
  78. */
  79. #include <config_cmd_default.h>
  80. #define CONFIG_CMD_BEDBUG
  81. #define CONFIG_CMD_I2C
  82. #define CONFIG_CMD_EEPROM
  83. #define CONFIG_CMD_NFS
  84. #define CONFIG_CMD_SNTP
  85. /*
  86. * BOOTP options
  87. */
  88. #define CONFIG_BOOTP_SUBNETMASK
  89. #define CONFIG_BOOTP_GATEWAY
  90. #define CONFIG_BOOTP_HOSTNAME
  91. #define CONFIG_BOOTP_BOOTPATH
  92. /*
  93. * Miscellaneous configurable options
  94. */
  95. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  96. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  97. #if defined(CONFIG_CMD_KGDB)
  98. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  99. #else
  100. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  101. #endif
  102. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  103. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  104. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  105. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  106. #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  107. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  108. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  109. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  110. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  111. /*
  112. * Low Level Configuration Settings
  113. * (address mappings, register initial values, etc.)
  114. * You should know what you are doing if you make changes here.
  115. */
  116. /*-----------------------------------------------------------------------
  117. * Internal Memory Mapped Register
  118. */
  119. #define CONFIG_SYS_IMMR 0xF1000000 /* Non-standard value!! */
  120. /*-----------------------------------------------------------------------
  121. * Definitions for initial stack pointer and data area (in DPRAM)
  122. */
  123. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  124. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  125. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  126. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  127. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  128. /*-----------------------------------------------------------------------
  129. * Start addresses for the final memory configuration
  130. * (Set up by the startup code)
  131. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  132. */
  133. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  134. #define CONFIG_SYS_FLASH_BASE 0x10000000
  135. #ifdef DEBUG
  136. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  137. #else
  138. #if 0 /* need more space for I2C tests */
  139. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  140. #else
  141. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  142. #endif
  143. #endif
  144. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  145. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  146. /*
  147. * For booting Linux, the board info and command line data
  148. * have to be in the first 8 MB of memory, since this is
  149. * the maximum mapped by the Linux kernel during initialization.
  150. */
  151. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  152. /*-----------------------------------------------------------------------
  153. * FLASH organization
  154. */
  155. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  156. #define CONFIG_SYS_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
  157. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  158. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  159. #undef CONFIG_ENV_IS_IN_FLASH
  160. #undef CONFIG_ENV_IS_IN_NVRAM
  161. #undef CONFIG_ENV_IS_IN_NVRAM
  162. #undef DEBUG_I2C
  163. #define CONFIG_ENV_IS_IN_EEPROM
  164. #ifdef CONFIG_ENV_IS_IN_NVRAM
  165. #define CONFIG_ENV_ADDR 0x20000000 /* use SRAM */
  166. #define CONFIG_ENV_SIZE (16<<10) /* use 16 kB */
  167. #endif /* CONFIG_ENV_IS_IN_NVRAM */
  168. #ifdef CONFIG_ENV_IS_IN_EEPROM
  169. #define CONFIG_ENV_OFFSET 512 /* Leave 512 bytes free for other data */
  170. #define CONFIG_ENV_SIZE 1536 /* Use remaining space */
  171. #endif /* CONFIG_ENV_IS_IN_EEPROM */
  172. /*-----------------------------------------------------------------------
  173. * Cache Configuration
  174. */
  175. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  176. #if defined(CONFIG_CMD_KGDB)
  177. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  178. #endif
  179. #define CONFIG_SYS_DELAYED_ICACHE 1 /* enable ICache not before
  180. * running in RAM.
  181. */
  182. /*-----------------------------------------------------------------------
  183. * SYPCR - System Protection Control 11-9
  184. * SYPCR can only be written once after reset!
  185. *-----------------------------------------------------------------------
  186. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  187. * +0x0004
  188. */
  189. #if defined(CONFIG_WATCHDOG)
  190. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  191. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  192. #else
  193. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  194. #endif
  195. /*-----------------------------------------------------------------------
  196. * SIUMCR - SIU Module Configuration 11-6
  197. *-----------------------------------------------------------------------
  198. * +0x0000 => 0x80600800
  199. */
  200. #define CONFIG_SYS_SIUMCR (SIUMCR_EARB | SIUMCR_EARP0 | \
  201. SIUMCR_DBGC11 | SIUMCR_MLRC10)
  202. /*-----------------------------------------------------------------------
  203. * Clock Setting - get clock frequency from Board Revision Register
  204. *-----------------------------------------------------------------------
  205. */
  206. #ifndef __ASSEMBLY__
  207. extern unsigned long ip860_get_clk_freq (void);
  208. #endif
  209. #define CONFIG_8xx_GCLK_FREQ ip860_get_clk_freq()
  210. /*-----------------------------------------------------------------------
  211. * TBSCR - Time Base Status and Control 11-26
  212. *-----------------------------------------------------------------------
  213. * Clear Reference Interrupt Status, Timebase freezing enabled
  214. * +0x0200 => 0x00C2
  215. */
  216. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  217. /*-----------------------------------------------------------------------
  218. * PISCR - Periodic Interrupt Status and Control 11-31
  219. *-----------------------------------------------------------------------
  220. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  221. * +0x0240 => 0x0082
  222. */
  223. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  224. /*-----------------------------------------------------------------------
  225. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  226. *-----------------------------------------------------------------------
  227. * Reset PLL lock status sticky bit, timer expired status bit and timer
  228. * interrupt status bit, set PLL multiplication factor !
  229. */
  230. /* +0x0286 => was: 0x0000D000 */
  231. #define CONFIG_SYS_PLPRCR \
  232. ( PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  233. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  234. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  235. )
  236. /*-----------------------------------------------------------------------
  237. * SCCR - System Clock and reset Control Register 15-27
  238. *-----------------------------------------------------------------------
  239. * Set clock output, timebase and RTC source and divider,
  240. * power management and some other internal clocks
  241. */
  242. #define SCCR_MASK SCCR_EBDF11
  243. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS | \
  244. SCCR_RTDIV | SCCR_RTSEL | \
  245. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  246. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  247. SCCR_DFBRG00 | SCCR_DFNL000 | \
  248. SCCR_DFNH000)
  249. /*-----------------------------------------------------------------------
  250. * RTCSC - Real-Time Clock Status and Control Register 11-27
  251. *-----------------------------------------------------------------------
  252. */
  253. /* +0x0220 => 0x00C3 */
  254. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  255. /*-----------------------------------------------------------------------
  256. * RCCR - RISC Controller Configuration Register 19-4
  257. *-----------------------------------------------------------------------
  258. */
  259. /* +0x09C4 => TIMEP=1 */
  260. #define CONFIG_SYS_RCCR 0x0100
  261. /*-----------------------------------------------------------------------
  262. * RMDS - RISC Microcode Development Support Control Register
  263. *-----------------------------------------------------------------------
  264. */
  265. #define CONFIG_SYS_RMDS 0
  266. /*-----------------------------------------------------------------------
  267. * DER - Debug Event Register
  268. *-----------------------------------------------------------------------
  269. *
  270. */
  271. #define CONFIG_SYS_DER 0
  272. /*
  273. * Init Memory Controller:
  274. */
  275. /*
  276. * MAMR settings for SDRAM - 16-14
  277. * => 0xC3804114
  278. */
  279. /* periodic timer for refresh */
  280. #define CONFIG_SYS_MAMR_PTA 0xC3
  281. #define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  282. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  283. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  284. /*
  285. * BR1 and OR1 (FLASH)
  286. */
  287. #define FLASH_BASE 0x10000000 /* FLASH bank #0 */
  288. /* used to re-map FLASH
  289. * restrict access enough to keep SRAM working (if any)
  290. * but not too much to meddle with FLASH accesses
  291. */
  292. /* allow for max 8 MB of Flash */
  293. #define CONFIG_SYS_REMAP_OR_AM 0xFF800000 /* OR addr mask */
  294. #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  295. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_6_CLK)
  296. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  297. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  298. /* 16 bit, bank valid */
  299. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
  300. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  301. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_BR0_PRELIM
  302. /*
  303. * BR2/OR2 - SDRAM
  304. */
  305. #define SDRAM_BASE 0x00000000 /* SDRAM bank */
  306. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  307. #define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
  308. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  309. #define CONFIG_SYS_OR2 (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  310. #define CONFIG_SYS_BR2 ((SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  311. /*
  312. * BR3/OR3 - SRAM (16 bit)
  313. */
  314. #define SRAM_BASE 0x20000000
  315. #define CONFIG_SYS_OR3 0xFFF00130 /* BI/SCY = 5/TRLX (internal) */
  316. #define CONFIG_SYS_BR3 ((SRAM_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  317. #define SRAM_SIZE (1 + (~(CONFIG_SYS_OR3 & BR_BA_MSK)))
  318. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR3 /* Make sure to map early */
  319. #define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_BR3 /* in case it's used for ENV */
  320. #define CONFIG_SYS_SRAM_BASE SRAM_BASE
  321. #define CONFIG_SYS_SRAM_SIZE SRAM_SIZE
  322. /*
  323. * BR4/OR4 - Board Control & Status (8 bit)
  324. */
  325. #define BCSR_BASE 0xFC000000
  326. #define CONFIG_SYS_OR4 0xFFFF0120 /* BI (internal) */
  327. #define CONFIG_SYS_BR4 ((BCSR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  328. /*
  329. * BR5/OR5 - IP Slot A/B (16 bit)
  330. */
  331. #define IP_SLOT_BASE 0x40000000
  332. #define CONFIG_SYS_OR5 0xFE00010C /* SETA/TRLX/BI/ SCY=0 (external) */
  333. #define CONFIG_SYS_BR5 ((IP_SLOT_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  334. /*
  335. * BR6/OR6 - VME STD (16 bit)
  336. */
  337. #define VME_STD_BASE 0xFE000000
  338. #define CONFIG_SYS_OR6 0xFF00010C /* SETA/TRLX/BI/SCY=0 (external) */
  339. #define CONFIG_SYS_BR6 ((VME_STD_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  340. /*
  341. * BR7/OR7 - SHORT I/O + RTC + IACK (16 bit)
  342. */
  343. #define VME_SHORT_BASE 0xFF000000
  344. #define CONFIG_SYS_OR7 0xFF00010C /* SETA/TRLX/BI/ SCY=0 (external) */
  345. #define CONFIG_SYS_BR7 ((VME_SHORT_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  346. /*-----------------------------------------------------------------------
  347. * Board Control and Status Region:
  348. *-----------------------------------------------------------------------
  349. */
  350. #ifndef __ASSEMBLY__
  351. typedef struct ip860_bcsr_s {
  352. unsigned char shmem_addr; /* +00 shared memory address register */
  353. unsigned char reserved0;
  354. unsigned char mbox_addr; /* +02 mailbox address register */
  355. unsigned char reserved1;
  356. unsigned char vme_int_mask; /* +04 VME Bus interrupt mask register */
  357. unsigned char reserved2;
  358. unsigned char vme_int_pend; /* +06 VME interrupt pending register */
  359. unsigned char reserved3;
  360. unsigned char bd_int_mask; /* +08 board interrupt mask register */
  361. unsigned char reserved4;
  362. unsigned char bd_int_pend; /* +0A board interrupt pending register */
  363. unsigned char reserved5;
  364. unsigned char bd_ctrl; /* +0C board control register */
  365. unsigned char reserved6;
  366. unsigned char bd_status; /* +0E board status register */
  367. unsigned char reserved7;
  368. unsigned char vme_irq; /* +10 VME interrupt request register */
  369. unsigned char reserved8;
  370. unsigned char vme_ivec; /* +12 VME interrupt vector register */
  371. unsigned char reserved9;
  372. unsigned char cli_mbox; /* +14 clear mailbox irq */
  373. unsigned char reservedA;
  374. unsigned char rtc; /* +16 RTC control register */
  375. unsigned char reservedB;
  376. unsigned char mbox_data; /* +18 mailbox read/write register */
  377. unsigned char reservedC;
  378. unsigned char wd_trigger; /* +1A Watchdog trigger register */
  379. unsigned char reservedD;
  380. unsigned char rmw_req; /* +1C RMW request register */
  381. unsigned char reservedE;
  382. unsigned char bd_rev; /* +1E Board Revision register */
  383. } ip860_bcsr_t;
  384. #endif /* __ASSEMBLY__ */
  385. /*-----------------------------------------------------------------------
  386. * Board Control Register: bd_ctrl (Offset 0x0C)
  387. *-----------------------------------------------------------------------
  388. */
  389. #define BD_CTRL_IPLSE 0x80 /* IP Slot Long Select Enable */
  390. #define BD_CTRL_WDOGE 0x40 /* Watchdog Enable */
  391. #define BD_CTRL_FLWE 0x20 /* Flash Write Enable */
  392. #define BD_CTRL_RWDN 0x10 /* VMEBus Requester Release When Done Enable */
  393. /*-----------------------------------------------------------------------
  394. *
  395. *-----------------------------------------------------------------------
  396. *
  397. */
  398. /*
  399. * Internal Definitions
  400. *
  401. * Boot Flags
  402. */
  403. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  404. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  405. #endif /* __CONFIG_H */