trats.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/pinmux.h>
  32. #include <asm/arch/clock.h>
  33. #include <asm/arch/clk.h>
  34. #include <asm/arch/mipi_dsim.h>
  35. #include <asm/arch/watchdog.h>
  36. #include <asm/arch/power.h>
  37. #include <power/pmic.h>
  38. #include <usb/s3c_udc.h>
  39. #include <power/max8997_pmic.h>
  40. #include <libtizen.h>
  41. #include <power/max8997_muic.h>
  42. #include <power/battery.h>
  43. #include <power/max17042_fg.h>
  44. #include "setup.h"
  45. DECLARE_GLOBAL_DATA_PTR;
  46. unsigned int board_rev;
  47. #ifdef CONFIG_REVISION_TAG
  48. u32 get_board_rev(void)
  49. {
  50. return board_rev;
  51. }
  52. #endif
  53. static void check_hw_revision(void);
  54. static int hwrevision(int rev)
  55. {
  56. return (board_rev & 0xf) == rev;
  57. }
  58. struct s3c_plat_otg_data s5pc210_otg_data;
  59. int board_init(void)
  60. {
  61. gd->bd->bi_boot_params = CONFIG_SYS_SPL_ARGS_ADDR;
  62. check_hw_revision();
  63. printf("HW Revision:\t0x%x\n", board_rev);
  64. return 0;
  65. }
  66. void i2c_init_board(void)
  67. {
  68. struct exynos4_gpio_part1 *gpio1 =
  69. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  70. struct exynos4_gpio_part2 *gpio2 =
  71. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  72. /* I2C_5 -> PMIC */
  73. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  74. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  75. /* I2C_9 -> FG */
  76. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  77. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  78. }
  79. static void trats_low_power_mode(void)
  80. {
  81. struct exynos4_clock *clk =
  82. (struct exynos4_clock *)samsung_get_base_clock();
  83. struct exynos4_power *pwr =
  84. (struct exynos4_power *)samsung_get_base_power();
  85. /* Power down CORE1 */
  86. /* LOCAL_PWR_CFG [1:0] 0x3 EN, 0x0 DIS */
  87. writel(0x0, &pwr->arm_core1_configuration);
  88. /* Change the APLL frequency */
  89. /* ENABLE (1 enable) | LOCKED (1 locked) */
  90. /* [31] | [29] */
  91. /* FSEL | MDIV | PDIV | SDIV */
  92. /* [27] | [25:16] | [13:8] | [2:0] */
  93. writel(0xa0c80604, &clk->apll_con0);
  94. /* Change CPU0 clock divider */
  95. /* CORE2_RATIO | APLL_RATIO | PCLK_DBG_RATIO | ATB_RATIO */
  96. /* [30:28] | [26:24] | [22:20] | [18:16] */
  97. /* PERIPH_RATIO | COREM1_RATIO | COREM0_RATIO | CORE_RATIO */
  98. /* [14:12] | [10:8] | [6:4] | [2:0] */
  99. writel(0x00000100, &clk->div_cpu0);
  100. /* CLK_DIV_STAT_CPU0 - wait until clock gets stable (0 = stable) */
  101. while (readl(&clk->div_stat_cpu0) & 0x1111111)
  102. continue;
  103. /* Change clock divider ratio for DMC */
  104. /* DMCP_RATIO | DMCD_RATIO */
  105. /* [22:20] | [18:16] */
  106. /* DMC_RATIO | DPHY_RATIO | ACP_PCLK_RATIO | ACP_RATIO */
  107. /* [14:12] | [10:8] | [6:4] | [2:0] */
  108. writel(0x13113117, &clk->div_dmc0);
  109. /* CLK_DIV_STAT_DMC0 - wait until clock gets stable (0 = stable) */
  110. while (readl(&clk->div_stat_dmc0) & 0x11111111)
  111. continue;
  112. /* Turn off unnecessary power domains */
  113. writel(0x0, &pwr->xxti_configuration); /* XXTI */
  114. writel(0x0, &pwr->cam_configuration); /* CAM */
  115. writel(0x0, &pwr->tv_configuration); /* TV */
  116. writel(0x0, &pwr->mfc_configuration); /* MFC */
  117. writel(0x0, &pwr->g3d_configuration); /* G3D */
  118. writel(0x0, &pwr->gps_configuration); /* GPS */
  119. writel(0x0, &pwr->gps_alive_configuration); /* GPS_ALIVE */
  120. /* Turn off unnecessary clocks */
  121. writel(0x0, &clk->gate_ip_cam); /* CAM */
  122. writel(0x0, &clk->gate_ip_tv); /* TV */
  123. writel(0x0, &clk->gate_ip_mfc); /* MFC */
  124. writel(0x0, &clk->gate_ip_g3d); /* G3D */
  125. writel(0x0, &clk->gate_ip_image); /* IMAGE */
  126. writel(0x0, &clk->gate_ip_gps); /* GPS */
  127. }
  128. static int pmic_init_max8997(void)
  129. {
  130. struct pmic *p = pmic_get("MAX8997_PMIC");
  131. int i = 0, ret = 0;
  132. u32 val;
  133. if (pmic_probe(p))
  134. return -1;
  135. /* BUCK1 VARM: 1.2V */
  136. val = (1200000 - 650000) / 25000;
  137. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1DVS1, val);
  138. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  139. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1CTRL, val);
  140. /* BUCK2 VINT: 1.1V */
  141. val = (1100000 - 650000) / 25000;
  142. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2DVS1, val);
  143. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  144. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2CTRL, val);
  145. /* BUCK3 G3D: 1.1V - OFF */
  146. ret |= pmic_reg_read(p, MAX8997_REG_BUCK3CTRL, &val);
  147. val &= ~ENBUCK;
  148. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3CTRL, val);
  149. val = (1100000 - 750000) / 50000;
  150. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3DVS, val);
  151. /* BUCK4 CAMISP: 1.2V - OFF */
  152. ret |= pmic_reg_read(p, MAX8997_REG_BUCK4CTRL, &val);
  153. val &= ~ENBUCK;
  154. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4CTRL, val);
  155. val = (1200000 - 650000) / 25000;
  156. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4DVS, val);
  157. /* BUCK5 VMEM: 1.2V */
  158. val = (1200000 - 650000) / 25000;
  159. for (i = 0; i < 8; i++)
  160. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5DVS1 + i, val);
  161. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  162. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5CTRL, val);
  163. /* BUCK6 CAM AF: 2.8V */
  164. /* No Voltage Setting Register */
  165. /* GNSLCT 3.0X */
  166. val = GNSLCT;
  167. ret |= pmic_reg_write(p, MAX8997_REG_BUCK6CTRL, val);
  168. /* BUCK7 VCC_SUB: 2.0V */
  169. val = (2000000 - 750000) / 50000;
  170. ret |= pmic_reg_write(p, MAX8997_REG_BUCK7DVS, val);
  171. /* LDO1 VADC: 3.3V */
  172. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  173. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CTRL, val);
  174. /* LDO1 Disable active discharging */
  175. ret |= pmic_reg_read(p, MAX8997_REG_LDO1CONFIG, &val);
  176. val &= ~LDO_ADE;
  177. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CONFIG, val);
  178. /* LDO2 VALIVE: 1.1V */
  179. val = max8997_reg_ldo(1100000) | EN_LDO;
  180. ret |= pmic_reg_write(p, MAX8997_REG_LDO2CTRL, val);
  181. /* LDO3 VUSB/MIPI: 1.1V */
  182. val = max8997_reg_ldo(1100000) | DIS_LDO; /* OFF */
  183. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, val);
  184. /* LDO4 VMIPI: 1.8V */
  185. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  186. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, val);
  187. /* LDO5 VHSIC: 1.2V */
  188. val = max8997_reg_ldo(1200000) | DIS_LDO; /* OFF */
  189. ret |= pmic_reg_write(p, MAX8997_REG_LDO5CTRL, val);
  190. /* LDO6 VCC_1.8V_PDA: 1.8V */
  191. val = max8997_reg_ldo(1800000) | EN_LDO;
  192. ret |= pmic_reg_write(p, MAX8997_REG_LDO6CTRL, val);
  193. /* LDO7 CAM_ISP: 1.8V */
  194. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  195. ret |= pmic_reg_write(p, MAX8997_REG_LDO7CTRL, val);
  196. /* LDO8 VDAC/VUSB: 3.3V */
  197. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  198. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, val);
  199. /* LDO9 VCC_2.8V_PDA: 2.8V */
  200. val = max8997_reg_ldo(2800000) | EN_LDO;
  201. ret |= pmic_reg_write(p, MAX8997_REG_LDO9CTRL, val);
  202. /* LDO10 VPLL: 1.1V */
  203. val = max8997_reg_ldo(1100000) | EN_LDO;
  204. ret |= pmic_reg_write(p, MAX8997_REG_LDO10CTRL, val);
  205. /* LDO11 TOUCH: 2.8V */
  206. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  207. ret |= pmic_reg_write(p, MAX8997_REG_LDO11CTRL, val);
  208. /* LDO12 VTCAM: 1.8V */
  209. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  210. ret |= pmic_reg_write(p, MAX8997_REG_LDO12CTRL, val);
  211. /* LDO13 VCC_3.0_LCD: 3.0V */
  212. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  213. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, val);
  214. /* LDO14 MOTOR: 3.0V */
  215. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  216. ret |= pmic_reg_write(p, MAX8997_REG_LDO14CTRL, val);
  217. /* LDO15 LED_A: 2.8V */
  218. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  219. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, val);
  220. /* LDO16 CAM_SENSOR: 1.8V */
  221. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  222. ret |= pmic_reg_write(p, MAX8997_REG_LDO16CTRL, val);
  223. /* LDO17 VTF: 2.8V */
  224. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  225. ret |= pmic_reg_write(p, MAX8997_REG_LDO17CTRL, val);
  226. /* LDO18 TOUCH_LED 3.3V */
  227. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  228. ret |= pmic_reg_write(p, MAX8997_REG_LDO18CTRL, val);
  229. /* LDO21 VDDQ: 1.2V */
  230. val = max8997_reg_ldo(1200000) | EN_LDO;
  231. ret |= pmic_reg_write(p, MAX8997_REG_LDO21CTRL, val);
  232. /* SAFEOUT for both 1 and 2: 4.9V, Active discharge, Enable */
  233. val = (SAFEOUT_4_90V << 0) | (SAFEOUT_4_90V << 2) |
  234. ACTDISSAFEO1 | ACTDISSAFEO2 | ENSAFEOUT1 | ENSAFEOUT2;
  235. ret |= pmic_reg_write(p, MAX8997_REG_SAFEOUTCTRL, val);
  236. if (ret) {
  237. puts("MAX8997 PMIC setting error!\n");
  238. return -1;
  239. }
  240. return 0;
  241. }
  242. int power_init_board(void)
  243. {
  244. int chrg, ret;
  245. struct power_battery *pb;
  246. struct pmic *p_fg, *p_chrg, *p_muic, *p_bat;
  247. ret = pmic_init(I2C_5);
  248. ret |= pmic_init_max8997();
  249. ret |= power_fg_init(I2C_9);
  250. ret |= power_muic_init(I2C_5);
  251. ret |= power_bat_init(0);
  252. if (ret)
  253. return ret;
  254. p_fg = pmic_get("MAX17042_FG");
  255. if (!p_fg) {
  256. puts("MAX17042_FG: Not found\n");
  257. return -ENODEV;
  258. }
  259. p_chrg = pmic_get("MAX8997_PMIC");
  260. if (!p_chrg) {
  261. puts("MAX8997_PMIC: Not found\n");
  262. return -ENODEV;
  263. }
  264. p_muic = pmic_get("MAX8997_MUIC");
  265. if (!p_muic) {
  266. puts("MAX8997_MUIC: Not found\n");
  267. return -ENODEV;
  268. }
  269. p_bat = pmic_get("BAT_TRATS");
  270. if (!p_bat) {
  271. puts("BAT_TRATS: Not found\n");
  272. return -ENODEV;
  273. }
  274. p_fg->parent = p_bat;
  275. p_chrg->parent = p_bat;
  276. p_muic->parent = p_bat;
  277. p_bat->low_power_mode = trats_low_power_mode;
  278. p_bat->pbat->battery_init(p_bat, p_fg, p_chrg, p_muic);
  279. pb = p_bat->pbat;
  280. chrg = p_muic->chrg->chrg_type(p_muic);
  281. debug("CHARGER TYPE: %d\n", chrg);
  282. if (!p_chrg->chrg->chrg_bat_present(p_chrg)) {
  283. puts("No battery detected\n");
  284. return -1;
  285. }
  286. p_fg->fg->fg_battery_check(p_fg, p_bat);
  287. if (pb->bat->state == CHARGE && chrg == CHARGER_USB)
  288. puts("CHARGE Battery !\n");
  289. return 0;
  290. }
  291. int dram_init(void)
  292. {
  293. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  294. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE) +
  295. get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE) +
  296. get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE);
  297. return 0;
  298. }
  299. void dram_init_banksize(void)
  300. {
  301. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  302. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  303. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  304. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  305. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  306. gd->bd->bi_dram[2].size = PHYS_SDRAM_3_SIZE;
  307. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  308. gd->bd->bi_dram[3].size = PHYS_SDRAM_4_SIZE;
  309. }
  310. static unsigned int get_hw_revision(void)
  311. {
  312. struct exynos4_gpio_part1 *gpio =
  313. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  314. int hwrev = 0;
  315. int i;
  316. /* hw_rev[3:0] == GPE1[3:0] */
  317. for (i = 0; i < 4; i++) {
  318. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  319. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  320. }
  321. udelay(1);
  322. for (i = 0; i < 4; i++)
  323. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  324. debug("hwrev 0x%x\n", hwrev);
  325. return hwrev;
  326. }
  327. static void check_hw_revision(void)
  328. {
  329. int hwrev;
  330. hwrev = get_hw_revision();
  331. board_rev |= hwrev;
  332. }
  333. #ifdef CONFIG_DISPLAY_BOARDINFO
  334. int checkboard(void)
  335. {
  336. puts("Board:\tTRATS\n");
  337. return 0;
  338. }
  339. #endif
  340. #ifdef CONFIG_GENERIC_MMC
  341. int board_mmc_init(bd_t *bis)
  342. {
  343. struct exynos4_gpio_part2 *gpio =
  344. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  345. int err;
  346. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  347. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  348. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  349. /*
  350. * MMC device init
  351. * mmc0 : eMMC (8-bit buswidth)
  352. * mmc2 : SD card (4-bit buswidth)
  353. */
  354. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  355. if (err)
  356. debug("SDMMC0 not configured\n");
  357. else
  358. err = s5p_mmc_init(0, 8);
  359. /* T-flash detect */
  360. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  361. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  362. /*
  363. * Check the T-flash detect pin
  364. * GPX3[4] T-flash detect pin
  365. */
  366. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  367. err = exynos_pinmux_config(PERIPH_ID_SDMMC2, PINMUX_FLAG_NONE);
  368. if (err)
  369. debug("SDMMC2 not configured\n");
  370. else
  371. err = s5p_mmc_init(2, 4);
  372. }
  373. return err;
  374. }
  375. #endif
  376. #ifdef CONFIG_USB_GADGET
  377. static int s5pc210_phy_control(int on)
  378. {
  379. int ret = 0;
  380. u32 val = 0;
  381. struct pmic *p = pmic_get("MAX8997_PMIC");
  382. if (!p)
  383. return -ENODEV;
  384. if (pmic_probe(p))
  385. return -1;
  386. if (on) {
  387. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  388. ENSAFEOUT1, LDO_ON);
  389. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  390. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  391. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  392. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  393. } else {
  394. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  395. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  396. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  397. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  398. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  399. ENSAFEOUT1, LDO_OFF);
  400. }
  401. if (ret) {
  402. puts("MAX8997 LDO setting error!\n");
  403. return -1;
  404. }
  405. return 0;
  406. }
  407. struct s3c_plat_otg_data s5pc210_otg_data = {
  408. .phy_control = s5pc210_phy_control,
  409. .regs_phy = EXYNOS4_USBPHY_BASE,
  410. .regs_otg = EXYNOS4_USBOTG_BASE,
  411. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  412. .usb_flags = PHY0_SLEEP,
  413. };
  414. void board_usb_init(void)
  415. {
  416. debug("USB_udc_probe\n");
  417. s3c_udc_probe(&s5pc210_otg_data);
  418. }
  419. #endif
  420. static void pmic_reset(void)
  421. {
  422. struct exynos4_gpio_part2 *gpio =
  423. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  424. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  425. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  426. }
  427. static void board_clock_init(void)
  428. {
  429. struct exynos4_clock *clk =
  430. (struct exynos4_clock *)samsung_get_base_clock();
  431. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  432. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  433. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  434. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  435. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  436. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  437. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  438. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  439. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  440. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  441. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  442. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  443. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  444. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  445. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  446. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  447. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  448. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  449. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  450. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  451. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  452. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  453. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  454. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  455. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  456. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  457. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  458. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  459. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  460. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  461. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  462. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  463. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  464. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  465. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  466. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  467. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  468. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  469. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  470. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  471. }
  472. static void board_power_init(void)
  473. {
  474. struct exynos4_power *pwr =
  475. (struct exynos4_power *)samsung_get_base_power();
  476. /* PS HOLD */
  477. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  478. /* Set power down */
  479. writel(0, (unsigned int)&pwr->cam_configuration);
  480. writel(0, (unsigned int)&pwr->tv_configuration);
  481. writel(0, (unsigned int)&pwr->mfc_configuration);
  482. writel(0, (unsigned int)&pwr->g3d_configuration);
  483. writel(0, (unsigned int)&pwr->lcd1_configuration);
  484. writel(0, (unsigned int)&pwr->gps_configuration);
  485. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  486. /* It is necessary to power down core 1 */
  487. /* to successfully boot CPU1 in kernel */
  488. writel(0, (unsigned int)&pwr->arm_core1_configuration);
  489. }
  490. static void board_uart_init(void)
  491. {
  492. struct exynos4_gpio_part1 *gpio1 =
  493. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  494. struct exynos4_gpio_part2 *gpio2 =
  495. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  496. int i;
  497. /*
  498. * UART2 GPIOs
  499. * GPA1CON[0] = UART_2_RXD(2)
  500. * GPA1CON[1] = UART_2_TXD(2)
  501. * GPA1CON[2] = I2C_3_SDA (3)
  502. * GPA1CON[3] = I2C_3_SCL (3)
  503. */
  504. for (i = 0; i < 4; i++) {
  505. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  506. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  507. }
  508. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  509. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  510. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  511. }
  512. int board_early_init_f(void)
  513. {
  514. wdt_stop();
  515. pmic_reset();
  516. board_clock_init();
  517. board_uart_init();
  518. board_power_init();
  519. return 0;
  520. }
  521. static void lcd_reset(void)
  522. {
  523. struct exynos4_gpio_part2 *gpio2 =
  524. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  525. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  526. udelay(10000);
  527. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  528. udelay(10000);
  529. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  530. }
  531. static int lcd_power(void)
  532. {
  533. int ret = 0;
  534. struct pmic *p = pmic_get("MAX8997_PMIC");
  535. if (!p)
  536. return -ENODEV;
  537. if (pmic_probe(p))
  538. return 0;
  539. /* LDO15 voltage: 2.2v */
  540. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  541. /* LDO13 voltage: 3.0v */
  542. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  543. if (ret) {
  544. puts("MAX8997 LDO setting error!\n");
  545. return -1;
  546. }
  547. return 0;
  548. }
  549. static struct mipi_dsim_config dsim_config = {
  550. .e_interface = DSIM_VIDEO,
  551. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  552. .e_pixel_format = DSIM_24BPP_888,
  553. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  554. .e_no_data_lane = DSIM_DATA_LANE_4,
  555. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  556. .hfp = 1,
  557. .p = 3,
  558. .m = 120,
  559. .s = 1,
  560. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  561. .pll_stable_time = 500,
  562. /* escape clk : 10MHz */
  563. .esc_clk = 20 * 1000000,
  564. /* stop state holding counter after bta change count 0 ~ 0xfff */
  565. .stop_holding_cnt = 0x7ff,
  566. /* bta timeout 0 ~ 0xff */
  567. .bta_timeout = 0xff,
  568. /* lp rx timeout 0 ~ 0xffff */
  569. .rx_timeout = 0xffff,
  570. };
  571. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  572. .lcd_panel_info = NULL,
  573. .dsim_config = &dsim_config,
  574. };
  575. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  576. .name = "s6e8ax0",
  577. .id = -1,
  578. .bus_id = 0,
  579. .platform_data = (void *)&s6e8ax0_platform_data,
  580. };
  581. static int mipi_power(void)
  582. {
  583. int ret = 0;
  584. struct pmic *p = pmic_get("MAX8997_PMIC");
  585. if (!p)
  586. return -ENODEV;
  587. if (pmic_probe(p))
  588. return 0;
  589. /* LDO3 voltage: 1.1v */
  590. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  591. /* LDO4 voltage: 1.8v */
  592. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  593. if (ret) {
  594. puts("MAX8997 LDO setting error!\n");
  595. return -1;
  596. }
  597. return 0;
  598. }
  599. vidinfo_t panel_info = {
  600. .vl_freq = 60,
  601. .vl_col = 720,
  602. .vl_row = 1280,
  603. .vl_width = 720,
  604. .vl_height = 1280,
  605. .vl_clkp = CONFIG_SYS_HIGH,
  606. .vl_hsp = CONFIG_SYS_LOW,
  607. .vl_vsp = CONFIG_SYS_LOW,
  608. .vl_dp = CONFIG_SYS_LOW,
  609. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  610. /* s6e8ax0 Panel infomation */
  611. .vl_hspw = 5,
  612. .vl_hbpd = 10,
  613. .vl_hfpd = 10,
  614. .vl_vspw = 2,
  615. .vl_vbpd = 1,
  616. .vl_vfpd = 13,
  617. .vl_cmd_allow_len = 0xf,
  618. .win_id = 3,
  619. .cfg_gpio = NULL,
  620. .backlight_on = NULL,
  621. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  622. .reset_lcd = lcd_reset,
  623. .dual_lcd_enabled = 0,
  624. .init_delay = 0,
  625. .power_on_delay = 0,
  626. .reset_delay = 0,
  627. .interface_mode = FIMD_RGB_INTERFACE,
  628. .mipi_enabled = 1,
  629. };
  630. void init_panel_info(vidinfo_t *vid)
  631. {
  632. vid->logo_on = 1,
  633. vid->resolution = HD_RESOLUTION,
  634. vid->rgb_mode = MODE_RGB_P,
  635. #ifdef CONFIG_TIZEN
  636. get_tizen_logo_info(vid);
  637. #endif
  638. if (hwrevision(2))
  639. mipi_lcd_device.reverse_panel = 1;
  640. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  641. s6e8ax0_platform_data.lcd_power = lcd_power;
  642. s6e8ax0_platform_data.mipi_power = mipi_power;
  643. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  644. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  645. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  646. s6e8ax0_init();
  647. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  648. setenv("lcdinfo", "lcd=s6e8ax0");
  649. }