ml401.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * (C) Copyright 2007-2008 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include "../board/xilinx/ml401/xparameters.h"
  27. #define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
  28. #define MICROBLAZE_V5 1
  29. #define CONFIG_ML401 1 /* ML401 Board */
  30. /* uart */
  31. #ifdef XILINX_UARTLITE_BASEADDR
  32. #define CONFIG_XILINX_UARTLITE
  33. #define CONFIG_SERIAL_BASE XILINX_UARTLITE_BASEADDR
  34. #define CONFIG_BAUDRATE XILINX_UARTLITE_BAUDRATE
  35. #define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
  36. #else
  37. #ifdef XILINX_UART16550_BASEADDR
  38. #define CFG_NS16550
  39. #define CFG_NS16550_SERIAL
  40. #define CFG_NS16550_REG_SIZE 4
  41. #define CONFIG_CONS_INDEX 1
  42. #define CFG_NS16550_COM1 XILINX_UART16550_BASEADDR
  43. #define CFG_NS16550_CLK XILINX_UART16550_CLOCK_HZ
  44. #define CONFIG_BAUDRATE 115200
  45. #define CFG_BAUDRATE_TABLE { 9600, 115200 }
  46. #endif
  47. #endif
  48. /* setting reset address */
  49. /*#define CFG_RESET_ADDRESS TEXT_BASE*/
  50. /* ethernet */
  51. #ifdef XILINX_EMAC_BASEADDR
  52. #define CONFIG_XILINX_EMAC 1
  53. #define CFG_ENET
  54. #else
  55. #ifdef XILINX_EMACLITE_BASEADDR
  56. #define CONFIG_XILINX_EMACLITE 1
  57. #define CFG_ENET
  58. #endif
  59. #endif
  60. #undef ET_DEBUG
  61. /* gpio */
  62. #ifdef XILINX_GPIO_BASEADDR
  63. #define CFG_GPIO_0 1
  64. #define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
  65. #endif
  66. /* interrupt controller */
  67. #ifdef XILINX_INTC_BASEADDR
  68. #define CFG_INTC_0 1
  69. #define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
  70. #define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
  71. #endif
  72. /* timer */
  73. #ifdef XILINX_TIMER_BASEADDR
  74. #if (XILINX_TIMER_IRQ != -1)
  75. #define CFG_TIMER_0 1
  76. #define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
  77. #define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
  78. #define FREQUENCE XILINX_CLOCK_FREQ
  79. #define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
  80. #endif
  81. #else
  82. #ifdef XILINX_CLOCK_FREQ
  83. #define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
  84. #else
  85. #error BAD CLOCK FREQ
  86. #endif
  87. #endif
  88. /* FSL */
  89. /* #define CFG_FSL_2 */
  90. /* #define FSL_INTR_2 1 */
  91. /*
  92. * memory layout - Example
  93. * TEXT_BASE = 0x1200_0000;
  94. * CFG_SRAM_BASE = 0x1000_0000;
  95. * CFG_SRAM_SIZE = 0x0400_0000;
  96. *
  97. * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
  98. * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
  99. * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
  100. *
  101. * 0x1000_0000 CFG_SDRAM_BASE
  102. * FREE
  103. * 0x1200_0000 TEXT_BASE
  104. * U-BOOT code
  105. * 0x1202_0000
  106. * FREE
  107. *
  108. * STACK
  109. * 0x13F7_F000 CFG_MALLOC_BASE
  110. * MALLOC_AREA 256kB Alloc
  111. * 0x11FB_F000 CFG_MONITOR_BASE
  112. * MONITOR_CODE 256kB Env
  113. * 0x13FF_F000 CFG_GBL_DATA_OFFSET
  114. * GLOBAL_DATA 4kB bd, gd
  115. * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
  116. */
  117. /* ddr sdram - main memory */
  118. #define CFG_SDRAM_BASE XILINX_RAM_START
  119. #define CFG_SDRAM_SIZE XILINX_RAM_SIZE
  120. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  121. #define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
  122. /* global pointer */
  123. #define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
  124. /* start of global data */
  125. #define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
  126. /* monitor code */
  127. #define SIZE 0x40000
  128. #define CFG_MONITOR_LEN SIZE
  129. #define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
  130. #define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  131. #define CFG_MALLOC_LEN SIZE
  132. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  133. /* stack */
  134. #define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
  135. /*#define RAMENV */
  136. #define FLASH
  137. #ifdef FLASH
  138. #define CFG_FLASH_BASE XILINX_FLASH_START
  139. #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
  140. #define CFG_FLASH_CFI 1
  141. #define CFG_FLASH_CFI_DRIVER 1
  142. #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
  143. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  144. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  145. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  146. #ifdef RAMENV
  147. #define CFG_ENV_IS_NOWHERE 1
  148. #define CFG_ENV_SIZE 0x1000
  149. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  150. #else /* !RAMENV */
  151. #define CFG_ENV_IS_IN_FLASH 1
  152. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  153. #define CFG_ENV_ADDR (CFG_FLASH_BASE + (2 * CFG_ENV_SECT_SIZE))
  154. #define CFG_ENV_SIZE 0x40000
  155. #endif /* !RAMBOOT */
  156. #else /* !FLASH */
  157. /* ENV in RAM */
  158. #define CFG_NO_FLASH 1
  159. #define CFG_ENV_IS_NOWHERE 1
  160. #define CFG_ENV_SIZE 0x1000
  161. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  162. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  163. #endif /* !FLASH */
  164. /* system ace */
  165. #ifdef XILINX_SYSACE_BASEADDR
  166. #define CONFIG_SYSTEMACE
  167. /* #define DEBUG_SYSTEMACE */
  168. #define SYSTEMACE_CONFIG_FPGA
  169. #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
  170. #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
  171. #define CONFIG_DOS_PARTITION
  172. #endif
  173. /*
  174. * BOOTP options
  175. */
  176. #define CONFIG_BOOTP_BOOTFILESIZE
  177. #define CONFIG_BOOTP_BOOTPATH
  178. #define CONFIG_BOOTP_GATEWAY
  179. #define CONFIG_BOOTP_HOSTNAME
  180. /*
  181. * Command line configuration.
  182. */
  183. #include <config_cmd_default.h>
  184. #define CONFIG_CMD_ASKENV
  185. #define CONFIG_CMD_CACHE
  186. #define CONFIG_CMD_IRQ
  187. #define CONFIG_CMD_MFSL
  188. #ifndef CFG_ENET
  189. #undef CONFIG_CMD_NET
  190. #else
  191. #define CONFIG_CMD_PING
  192. #endif
  193. #if defined(CONFIG_SYSTEMACE)
  194. #define CONFIG_CMD_EXT2
  195. #define CONFIG_CMD_FAT
  196. #endif
  197. #if defined(FLASH)
  198. #define CONFIG_CMD_ECHO
  199. #define CONFIG_CMD_FLASH
  200. #define CONFIG_CMD_IMLS
  201. #define CONFIG_CMD_JFFS2
  202. #if !defined(RAMENV)
  203. #define CONFIG_CMD_ENV
  204. #define CONFIG_CMD_SAVES
  205. #endif
  206. #else
  207. #undef CONFIG_CMD_FLASH
  208. #endif
  209. #if defined(CONFIG_CMD_JFFS2)
  210. /* JFFS2 partitions */
  211. #define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
  212. #define MTDIDS_DEFAULT "nor0=ml401-0"
  213. /* default mtd partition table */
  214. #define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
  215. "256k(env),3m(kernel),1m(romfs),"\
  216. "1m(cramfs),-(jffs2)"
  217. #endif
  218. /* Miscellaneous configurable options */
  219. #define CFG_PROMPT "U-Boot-mONStR> "
  220. #define CFG_CBSIZE 512 /* size of console buffer */
  221. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
  222. #define CFG_MAXARGS 15 /* max number of command args */
  223. #define CFG_LONGHELP
  224. #define CFG_LOAD_ADDR 0x12000000 /* default load address */
  225. #define CONFIG_BOOTDELAY 30
  226. #define CONFIG_BOOTARGS "root=romfs"
  227. #define CONFIG_HOSTNAME "ml401"
  228. #define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
  229. #define CONFIG_IPADDR 192.168.0.3
  230. #define CONFIG_SERVERIP 192.168.0.5
  231. #define CONFIG_GATEWAYIP 192.168.0.1
  232. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  233. /* architecture dependent code */
  234. #define CFG_USR_EXCEP /* user exception */
  235. #define CFG_HZ 1000
  236. #define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
  237. #define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
  238. "nor0=ml401-0\0"\
  239. "mtdparts=mtdparts=ml401-0:"\
  240. "256k(u-boot),256k(env),3m(kernel),"\
  241. "1m(romfs),1m(cramfs),-(jffs2)\0"
  242. #define CONFIG_CMDLINE_EDITING
  243. #define CONFIG_OF_LIBFDT 1
  244. #endif /* __CONFIG_H */