kilauea.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc4xx.h>
  25. #include <ppc405.h>
  26. #include <libfdt.h>
  27. #include <asm/processor.h>
  28. #include <asm/io.h>
  29. #if defined(CONFIG_PCI)
  30. #include <pci.h>
  31. #include <asm/4xx_pcie.h>
  32. #endif
  33. DECLARE_GLOBAL_DATA_PTR;
  34. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  35. void fpga_init(void)
  36. {
  37. /*
  38. * Set FPGA regs
  39. */
  40. out32(CFG_FPGA_BASE, 0xff570cc0);
  41. }
  42. /*
  43. * Board early initialization function
  44. */
  45. int board_early_init_f (void)
  46. {
  47. u32 val;
  48. /*--------------------------------------------------------------------+
  49. | Interrupt controller setup for the AMCC 405EX(r) PINE evaluation board.
  50. +--------------------------------------------------------------------+
  51. +---------------------------------------------------------------------+
  52. |Interrupt| Source | Pol. | Sensi.| Crit. |
  53. +---------+-----------------------------------+-------+-------+-------+
  54. | IRQ 00 | UART0 | High | Level | Non |
  55. | IRQ 01 | UART1 | High | Level | Non |
  56. | IRQ 02 | IIC0 | High | Level | Non |
  57. | IRQ 03 | TBD | High | Level | Non |
  58. | IRQ 04 | TBD | High | Level | Non |
  59. | IRQ 05 | EBM | High | Level | Non |
  60. | IRQ 06 | BGI | High | Level | Non |
  61. | IRQ 07 | IIC1 | Rising| Edge | Non |
  62. | IRQ 08 | SPI | High | Lvl/ed| Non |
  63. | IRQ 09 | External IRQ 0 - (PCI-Express) | pgm H | Pgm | Non |
  64. | IRQ 10 | MAL TX EOB | High | Level | Non |
  65. | IRQ 11 | MAL RX EOB | High | Level | Non |
  66. | IRQ 12 | DMA Channel 0 FIFO Full | High | Level | Non |
  67. | IRQ 13 | DMA Channel 0 Stat FIFO | High | Level | Non |
  68. | IRQ 14 | DMA Channel 1 FIFO Full | High | Level | Non |
  69. | IRQ 15 | DMA Channel 1 Stat FIFO | High | Level | Non |
  70. | IRQ 16 | PCIE0 AL | high | Level | Non |
  71. | IRQ 17 | PCIE0 VPD access | rising| Edge | Non |
  72. | IRQ 18 | PCIE0 hot reset request | rising| Edge | Non |
  73. | IRQ 19 | PCIE0 hot reset request | faling| Edge | Non |
  74. | IRQ 20 | PCIE0 TCR | High | Level | Non |
  75. | IRQ 21 | PCIE0 MSI level0 | High | Level | Non |
  76. | IRQ 22 | PCIE0 MSI level1 | High | Level | Non |
  77. | IRQ 23 | Security EIP-94 | High | Level | Non |
  78. | IRQ 24 | EMAC0 interrupt | High | Level | Non |
  79. | IRQ 25 | EMAC1 interrupt | High | Level | Non |
  80. | IRQ 26 | PCIE0 MSI level2 | High | Level | Non |
  81. | IRQ 27 | External IRQ 4 | pgm H | Pgm | Non |
  82. | IRQ 28 | UIC2 Non-critical Int. | High | Level | Non |
  83. | IRQ 29 | UIC2 Critical Interrupt | High | Level | Crit. |
  84. | IRQ 30 | UIC1 Non-critical Int. | High | Level | Non |
  85. | IRQ 31 | UIC1 Critical Interrupt | High | Level | Crit. |
  86. |----------------------------------------------------------------------
  87. | IRQ 32 | MAL Serr | High | Level | Non |
  88. | IRQ 33 | MAL Txde | High | Level | Non |
  89. | IRQ 34 | MAL Rxde | High | Level | Non |
  90. | IRQ 35 | PCIE0 bus master VC0 |falling| Edge | Non |
  91. | IRQ 36 | PCIE0 DCR Error | High | Level | Non |
  92. | IRQ 37 | EBC | High |Lvl Edg| Non |
  93. | IRQ 38 | NDFC | High | Level | Non |
  94. | IRQ 39 | GPT Compare Timer 8 | Risin | Edge | Non |
  95. | IRQ 40 | GPT Compare Timer 9 | Risin | Edge | Non |
  96. | IRQ 41 | PCIE1 AL | high | Level | Non |
  97. | IRQ 42 | PCIE1 VPD access | rising| edge | Non |
  98. | IRQ 43 | PCIE1 hot reset request | rising| Edge | Non |
  99. | IRQ 44 | PCIE1 hot reset request | faling| Edge | Non |
  100. | IRQ 45 | PCIE1 TCR | High | Level | Non |
  101. | IRQ 46 | PCIE1 bus master VC0 |falling| Edge | Non |
  102. | IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  103. | IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  104. | IRQ 49 | Ext. IRQ 7 |pgm/Fal|pgm/Lvl| Non |
  105. | IRQ 50 | Ext. IRQ 8 - |pgm (H)|pgm/Lvl| Non |
  106. | IRQ 51 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  107. | IRQ 52 | GPT Compare Timer 5 | high | Edge | Non |
  108. | IRQ 53 | GPT Compare Timer 6 | high | Edge | Non |
  109. | IRQ 54 | GPT Compare Timer 7 | high | Edge | Non |
  110. | IRQ 55 | Serial ROM | High | Level | Non |
  111. | IRQ 56 | GPT Decrement Pulse | High | Level | Non |
  112. | IRQ 57 | Ext. IRQ 2 |pgm/Fal|pgm/Lvl| Non |
  113. | IRQ 58 | Ext. IRQ 5 |pgm/Fal|pgm/Lvl| Non |
  114. | IRQ 59 | Ext. IRQ 6 |pgm/Fal|pgm/Lvl| Non |
  115. | IRQ 60 | EMAC0 Wake-up | High | Level | Non |
  116. | IRQ 61 | Ext. IRQ 1 |pgm/Fal|pgm/Lvl| Non |
  117. | IRQ 62 | EMAC1 Wake-up | High | Level | Non |
  118. |----------------------------------------------------------------------
  119. | IRQ 64 | PE0 AL | High | Level | Non |
  120. | IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  121. | IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  122. | IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  123. | IRQ 68 | PE0 TCR | High | Level | Non |
  124. | IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  125. | IRQ 70 | PE0 DCR Error | High | Level | Non |
  126. | IRQ 71 | Reserved | N/A | N/A | Non |
  127. | IRQ 72 | PE1 AL | High | Level | Non |
  128. | IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  129. | IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  130. | IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  131. | IRQ 76 | PE1 TCR | High | Level | Non |
  132. | IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  133. | IRQ 78 | PE1 DCR Error | High | Level | Non |
  134. | IRQ 79 | Reserved | N/A | N/A | Non |
  135. | IRQ 80 | PE2 AL | High | Level | Non |
  136. | IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  137. | IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  138. | IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  139. | IRQ 84 | PE2 TCR | High | Level | Non |
  140. | IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  141. | IRQ 86 | PE2 DCR Error | High | Level | Non |
  142. | IRQ 87 | Reserved | N/A | N/A | Non |
  143. | IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  144. | IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  145. | IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  146. | IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  147. | IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  148. | IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  149. | IRQ 94 | Reserved | N/A | N/A | Non |
  150. | IRQ 95 | Reserved | N/A | N/A | Non |
  151. |---------------------------------------------------------------------
  152. +---------+-----------------------------------+-------+-------+------*/
  153. /*--------------------------------------------------------------------+
  154. | Initialise UIC registers. Clear all interrupts. Disable all
  155. | interrupts.
  156. | Set critical interrupt values. Set interrupt polarities. Set
  157. | interrupt trigger levels. Make bit 0 High priority. Clear all
  158. | interrupts again.
  159. +-------------------------------------------------------------------*/
  160. mtdcr (uic2sr, 0xffffffff); /* Clear all interrupts */
  161. mtdcr (uic2er, 0x00000000); /* disable all interrupts */
  162. mtdcr (uic2cr, 0x00000000); /* Set Critical / Non Critical interrupts */
  163. mtdcr (uic2pr, 0xf7ffffff); /* Set Interrupt Polarities */
  164. mtdcr (uic2tr, 0x01e1fff8); /* Set Interrupt Trigger Levels */
  165. mtdcr (uic2vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  166. mtdcr (uic2sr, 0x00000000); /* clear all interrupts */
  167. mtdcr (uic2sr, 0xffffffff); /* clear all interrupts */
  168. mtdcr (uic1sr, 0xffffffff); /* Clear all interrupts */
  169. mtdcr (uic1er, 0x00000000); /* disable all interrupts */
  170. mtdcr (uic1cr, 0x00000000); /* Set Critical / Non Critical interrupts */
  171. mtdcr (uic1pr, 0xfffac785); /* Set Interrupt Polarities */
  172. mtdcr (uic1tr, 0x001d0040); /* Set Interrupt Trigger Levels */
  173. mtdcr (uic1vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  174. mtdcr (uic1sr, 0x00000000); /* clear all interrupts */
  175. mtdcr (uic1sr, 0xffffffff); /* clear all interrupts */
  176. mtdcr (uic0sr, 0xffffffff); /* Clear all interrupts */
  177. mtdcr (uic0er, 0x0000000a); /* Disable all interrupts */
  178. /* Except cascade UIC0 and UIC1 */
  179. mtdcr (uic0cr, 0x00000000); /* Set Critical / Non Critical interrupts */
  180. mtdcr (uic0pr, 0xffbfefef); /* Set Interrupt Polarities */
  181. mtdcr (uic0tr, 0x00007000); /* Set Interrupt Trigger Levels */
  182. mtdcr (uic0vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  183. mtdcr (uic0sr, 0x00000000); /* clear all interrupts */
  184. mtdcr (uic0sr, 0xffffffff); /* clear all interrupts */
  185. /*
  186. * Note: Some cores are still in reset when the chip starts, so
  187. * take them out of reset
  188. */
  189. mtsdr(SDR0_SRST, 0);
  190. fpga_init();
  191. /* Configure 405EX for NAND usage */
  192. val = SDR0_CUST0_MUX_NDFC_SEL |
  193. SDR0_CUST0_NDFC_ENABLE |
  194. SDR0_CUST0_NDFC_BW_8_BIT |
  195. SDR0_CUST0_NRB_BUSY |
  196. (0x80000000 >> (28 + CFG_NAND_CS));
  197. mtsdr(SDR0_CUST0, val);
  198. return 0;
  199. }
  200. int misc_init_r(void)
  201. {
  202. #ifdef CFG_ENV_IS_IN_FLASH
  203. /* Monitor protection ON by default */
  204. flash_protect(FLAG_PROTECT_SET,
  205. -CFG_MONITOR_LEN,
  206. 0xffffffff,
  207. &flash_info[0]);
  208. #endif
  209. return 0;
  210. }
  211. int board_emac_count(void)
  212. {
  213. u32 pvr = get_pvr();
  214. /*
  215. * 405EXr only has one EMAC interface, 405EX has two
  216. */
  217. if ((pvr == PVR_405EXR1_RA) || (pvr == PVR_405EXR2_RA))
  218. return 1;
  219. else
  220. return 2;
  221. }
  222. static int board_pcie_count(void)
  223. {
  224. u32 pvr = get_pvr();
  225. /*
  226. * 405EXr only has one EMAC interface, 405EX has two
  227. */
  228. if ((pvr == PVR_405EXR1_RA) || (pvr == PVR_405EXR2_RA))
  229. return 1;
  230. else
  231. return 2;
  232. }
  233. int checkboard (void)
  234. {
  235. char *s = getenv("serial#");
  236. u32 pvr = get_pvr();
  237. if ((pvr == PVR_405EXR1_RA) || (pvr == PVR_405EXR2_RA))
  238. printf("Board: Haleakala - AMCC PPC405EXr Evaluation Board");
  239. else
  240. printf("Board: Kilauea - AMCC PPC405EX Evaluation Board");
  241. if (s != NULL) {
  242. puts(", serial# ");
  243. puts(s);
  244. }
  245. putc('\n');
  246. return (0);
  247. }
  248. /*************************************************************************
  249. * pci_pre_init
  250. *
  251. * This routine is called just prior to registering the hose and gives
  252. * the board the opportunity to check things. Returning a value of zero
  253. * indicates that things are bad & PCI initialization should be aborted.
  254. *
  255. * Different boards may wish to customize the pci controller structure
  256. * (add regions, override default access routines, etc) or perform
  257. * certain pre-initialization actions.
  258. *
  259. ************************************************************************/
  260. #if defined(CONFIG_PCI)
  261. int pci_pre_init(struct pci_controller * hose )
  262. {
  263. return 0;
  264. }
  265. #endif /* defined(CONFIG_PCI) */
  266. /*************************************************************************
  267. * pci_target_init
  268. *
  269. * The bootstrap configuration provides default settings for the pci
  270. * inbound map (PIM). But the bootstrap config choices are limited and
  271. * may not be sufficient for a given board.
  272. *
  273. ************************************************************************/
  274. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  275. void pci_target_init(struct pci_controller * hose )
  276. {
  277. /*-------------------------------------------------------------------+
  278. * Disable everything
  279. *-------------------------------------------------------------------*/
  280. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  281. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  282. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  283. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  284. /*-------------------------------------------------------------------+
  285. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  286. * strapping options to not support sizes such as 128/256 MB.
  287. *-------------------------------------------------------------------*/
  288. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  289. out32r( PCIX0_PIM0LAH, 0 );
  290. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  291. out32r( PCIX0_BAR0, 0 );
  292. /*-------------------------------------------------------------------+
  293. * Program the board's subsystem id/vendor id
  294. *-------------------------------------------------------------------*/
  295. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  296. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  297. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  298. }
  299. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  300. #ifdef CONFIG_PCI
  301. static struct pci_controller pcie_hose[2] = {{0},{0}};
  302. void pcie_setup_hoses(int busno)
  303. {
  304. struct pci_controller *hose;
  305. int i, bus;
  306. int ret = 0;
  307. bus = busno;
  308. char *env;
  309. unsigned int delay;
  310. for (i = 0; i < board_pcie_count(); i++) {
  311. if (is_end_point(i)) {
  312. printf("PCIE%d: will be configured as endpoint\n", i);
  313. ret = ppc4xx_init_pcie_endport(i);
  314. } else {
  315. printf("PCIE%d: will be configured as root-complex\n", i);
  316. ret = ppc4xx_init_pcie_rootport(i);
  317. }
  318. if (ret) {
  319. printf("PCIE%d: initialization failed\n", i);
  320. continue;
  321. }
  322. hose = &pcie_hose[i];
  323. hose->first_busno = bus;
  324. hose->last_busno = bus;
  325. hose->current_busno = bus;
  326. /* setup mem resource */
  327. pci_set_region(hose->regions + 0,
  328. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  329. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  330. CFG_PCIE_MEMSIZE,
  331. PCI_REGION_MEM);
  332. hose->region_count = 1;
  333. pci_register_hose(hose);
  334. if (is_end_point(i)) {
  335. ppc4xx_setup_pcie_endpoint(hose, i);
  336. /*
  337. * Reson for no scanning is endpoint can not generate
  338. * upstream configuration accesses.
  339. */
  340. } else {
  341. ppc4xx_setup_pcie_rootpoint(hose, i);
  342. env = getenv ("pciscandelay");
  343. if (env != NULL) {
  344. delay = simple_strtoul(env, NULL, 10);
  345. if (delay > 5)
  346. printf("Warning, expect noticable delay before "
  347. "PCIe scan due to 'pciscandelay' value!\n");
  348. mdelay(delay * 1000);
  349. }
  350. /*
  351. * Config access can only go down stream
  352. */
  353. hose->last_busno = pci_hose_scan(hose);
  354. bus = hose->last_busno + 1;
  355. }
  356. }
  357. }
  358. #endif
  359. #if defined(CONFIG_POST)
  360. /*
  361. * Returns 1 if keys pressed to start the power-on long-running tests
  362. * Called from board_init_f().
  363. */
  364. int post_hotkeys_pressed(void)
  365. {
  366. return 0; /* No hotkeys supported */
  367. }
  368. #endif /* CONFIG_POST */
  369. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  370. void ft_board_setup(void *blob, bd_t *bd)
  371. {
  372. u32 val[4];
  373. int rc;
  374. ft_cpu_setup(blob, bd);
  375. /* Fixup NOR mapping */
  376. val[0] = 0; /* chip select number */
  377. val[1] = 0; /* always 0 */
  378. val[2] = gd->bd->bi_flashstart;
  379. val[3] = gd->bd->bi_flashsize;
  380. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  381. val, sizeof(val), 1);
  382. if (rc)
  383. printf("Unable to update property NOR mapping, err=%s\n",
  384. fdt_strerror(rc));
  385. }
  386. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */