mb862xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * (C) Copyright 2007
  3. * DENX Software Engineering, Anatolij Gustschin, agust@denx.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mb862xx.c - Graphic interface for Fujitsu CoralP/Lime
  25. * PCI and video mode code was derived from smiLynxEM driver.
  26. */
  27. #include <common.h>
  28. #if defined(CONFIG_VIDEO_MB862xx)
  29. #include <asm/io.h>
  30. #include <pci.h>
  31. #include <video_fb.h>
  32. #include "videomodes.h"
  33. #include <mb862xx.h>
  34. /*
  35. * Graphic Device
  36. */
  37. GraphicDevice mb862xx;
  38. /*
  39. * 32MB external RAM - 256K Chip MMIO = 0x1FC0000 ;
  40. */
  41. #define VIDEO_MEM_SIZE 0x01FC0000
  42. #if defined(CONFIG_PCI)
  43. #if defined(CONFIG_VIDEO_CORALP)
  44. static struct pci_device_id supported[] = {
  45. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_P },
  46. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_PA },
  47. { }
  48. };
  49. /* Internal clock frequency divider table, index is mode number */
  50. unsigned int fr_div[] = { 0x00000f00, 0x00000900, 0x00000500 };
  51. #endif
  52. #endif
  53. #if defined(CONFIG_VIDEO_CORALP)
  54. #define rd_io in32r
  55. #define wr_io out32r
  56. #else
  57. #define rd_io(addr) in_be32((volatile unsigned*)(addr))
  58. #define wr_io(addr,val) out_be32((volatile unsigned*)(addr), (val))
  59. #endif
  60. #define HOST_RD_REG(off) rd_io((pGD->frameAdrs + 0x01fc0000 + (off)))
  61. #define HOST_WR_REG(off, val) wr_io((pGD->frameAdrs + 0x01fc0000 + (off)), (val))
  62. #define DISP_RD_REG(off) rd_io((pGD->frameAdrs + 0x01fd0000 + (off)))
  63. #define DISP_WR_REG(off, val) wr_io((pGD->frameAdrs + 0x01fd0000 + (off)), (val))
  64. #define DE_RD_REG(off) rd_io((pGD->dprBase + (off)))
  65. #define DE_WR_REG(off, val) wr_io((pGD->dprBase + (off)), (val))
  66. #if defined(CONFIG_VIDEO_CORALP)
  67. #define DE_WR_FIFO(val) wr_io((pGD->dprBase + (0x8400)), (val))
  68. #else
  69. #define DE_WR_FIFO(val) wr_io((pGD->dprBase + (0x04a0)), (val))
  70. #endif
  71. #define L0PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd0400 + ((idx)<<2)))
  72. #define L0PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd0400 + ((idx)<<2)), (val))
  73. #define L1PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd0800 + ((idx)<<2)))
  74. #define L1PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd0800 + ((idx)<<2)), (val))
  75. #define L2PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd1000 + ((idx)<<2)))
  76. #define L2PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd1000 + ((idx)<<2)), (val))
  77. #define L3PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd1400 + ((idx)<<2)))
  78. #define L3PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd1400 + ((idx)<<2)), (val))
  79. static void gdc_sw_reset(void)
  80. {
  81. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  82. HOST_WR_REG (0x002c, 0x00000001);
  83. udelay (500);
  84. video_hw_init ();
  85. }
  86. static void de_wait(void)
  87. {
  88. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  89. int lc = 0x10000;
  90. /* Sync with software writes to framebuffer,
  91. try to reset if engine locked */
  92. while (DE_RD_REG (0x0400) & 0x00000131)
  93. if (lc-- < 0) {
  94. gdc_sw_reset ();
  95. printf ("gdc reset done after drawing engine lock...\n");
  96. break;
  97. }
  98. }
  99. static void de_wait_slots(int slots)
  100. {
  101. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  102. int lc = 0x10000;
  103. /* Wait for free fifo slots */
  104. while (DE_RD_REG (0x0408) < slots)
  105. if (lc-- < 0) {
  106. gdc_sw_reset ();
  107. printf ("gdc reset done after drawing engine lock...\n");
  108. break;
  109. }
  110. }
  111. #if !defined(CONFIG_VIDEO_CORALP)
  112. static void board_disp_init(void)
  113. {
  114. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  115. const gdc_regs *regs = board_get_regs ();
  116. while (regs->index) {
  117. DISP_WR_REG (regs->index, regs->value);
  118. regs++;
  119. }
  120. }
  121. #endif
  122. /*
  123. * Init drawing engine
  124. */
  125. static void de_init (void)
  126. {
  127. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  128. int cf = (pGD->gdfBytesPP == 1) ? 0x0000 : 0x8000;
  129. pGD->dprBase = pGD->frameAdrs + 0x01ff0000;
  130. /* Setup mode and fbbase, xres, fg, bg */
  131. de_wait_slots (2);
  132. DE_WR_FIFO (0xf1010108);
  133. DE_WR_FIFO (cf | 0x0300);
  134. DE_WR_REG (0x0440, 0x0000);
  135. DE_WR_REG (0x0444, pGD->winSizeX);
  136. DE_WR_REG (0x0480, 0x0000);
  137. DE_WR_REG (0x0484, 0x0000);
  138. /* Reset clipping */
  139. DE_WR_REG (0x0454, 0x0000);
  140. DE_WR_REG (0x0458, pGD->winSizeX);
  141. DE_WR_REG (0x045c, 0x0000);
  142. DE_WR_REG (0x0460, pGD->winSizeY);
  143. /* Clear framebuffer using drawing engine */
  144. de_wait_slots (3);
  145. DE_WR_FIFO (0x09410000);
  146. DE_WR_FIFO (0x00000000);
  147. DE_WR_FIFO (pGD->winSizeY<<16 | pGD->winSizeX);
  148. }
  149. #if defined(CONFIG_VIDEO_CORALP)
  150. unsigned int pci_video_init(void)
  151. {
  152. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  153. pci_dev_t devbusfn;
  154. if ((devbusfn = pci_find_devices(supported, 0)) < 0)
  155. {
  156. printf ("PCI video controller not found!\n");
  157. return 0;
  158. }
  159. /* PCI setup */
  160. pci_write_config_dword (devbusfn, PCI_COMMAND, (PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
  161. pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, &pGD->frameAdrs);
  162. pGD->frameAdrs = pci_mem_to_phys (devbusfn, pGD->frameAdrs);
  163. if (pGD->frameAdrs == 0) {
  164. printf ("PCI config: failed to get base address\n");
  165. return 0;
  166. }
  167. pGD->pciBase = pGD->frameAdrs;
  168. /* Setup clocks and memory mode for Coral-P Eval. Board */
  169. HOST_WR_REG (0x0038, 0x00090000);
  170. udelay (200);
  171. HOST_WR_REG (0xfffc, 0x11d7fa13);
  172. udelay (100);
  173. return pGD->frameAdrs;
  174. }
  175. unsigned int card_init (void)
  176. {
  177. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  178. unsigned int cf, videomode, div = 0;
  179. unsigned long t1, hsync, vsync;
  180. char *penv;
  181. int tmp, i, bpp;
  182. struct ctfb_res_modes *res_mode;
  183. struct ctfb_res_modes var_mode;
  184. memset (pGD, 0, sizeof (GraphicDevice));
  185. if (!pci_video_init ()) {
  186. return 0;
  187. }
  188. printf ("CoralP\n");
  189. tmp = 0;
  190. videomode = 0x310;
  191. /* get video mode via environment */
  192. if ((penv = getenv ("videomode")) != NULL) {
  193. /* deceide if it is a string */
  194. if (penv[0] <= '9') {
  195. videomode = (int) simple_strtoul (penv, NULL, 16);
  196. tmp = 1;
  197. }
  198. } else {
  199. tmp = 1;
  200. }
  201. if (tmp) {
  202. /* parameter are vesa modes */
  203. /* search params */
  204. for (i = 0; i < VESA_MODES_COUNT; i++) {
  205. if (vesa_modes[i].vesanr == videomode)
  206. break;
  207. }
  208. if (i == VESA_MODES_COUNT) {
  209. printf ("\tno VESA Mode found, switching to mode 0x%x \n", videomode);
  210. i = 0;
  211. }
  212. res_mode =
  213. (struct ctfb_res_modes *) &res_mode_init[vesa_modes[i].resindex];
  214. if (vesa_modes[i].resindex > 2) {
  215. printf ("\tUnsupported resolution, switching to default\n");
  216. bpp = vesa_modes[1].bits_per_pixel;
  217. div = fr_div[1];
  218. }
  219. bpp = vesa_modes[i].bits_per_pixel;
  220. div = fr_div[vesa_modes[i].resindex];
  221. } else {
  222. res_mode = (struct ctfb_res_modes *) &var_mode;
  223. bpp = video_get_params (res_mode, penv);
  224. }
  225. /* calculate hsync and vsync freq (info only) */
  226. t1 = (res_mode->left_margin + res_mode->xres +
  227. res_mode->right_margin + res_mode->hsync_len) / 8;
  228. t1 *= 8;
  229. t1 *= res_mode->pixclock;
  230. t1 /= 1000;
  231. hsync = 1000000000L / t1;
  232. t1 *= (res_mode->upper_margin + res_mode->yres +
  233. res_mode->lower_margin + res_mode->vsync_len);
  234. t1 /= 1000;
  235. vsync = 1000000000L / t1;
  236. /* fill in Graphic device struct */
  237. sprintf (pGD->modeIdent, "%dx%dx%d %ldkHz %ldHz", res_mode->xres,
  238. res_mode->yres, bpp, (hsync / 1000), (vsync / 1000));
  239. printf ("\t%s\n", pGD->modeIdent);
  240. pGD->winSizeX = res_mode->xres;
  241. pGD->winSizeY = res_mode->yres;
  242. pGD->memSize = VIDEO_MEM_SIZE;
  243. switch (bpp) {
  244. case 8:
  245. pGD->gdfIndex = GDF__8BIT_INDEX;
  246. pGD->gdfBytesPP = 1;
  247. break;
  248. case 15:
  249. case 16:
  250. pGD->gdfIndex = GDF_15BIT_555RGB;
  251. pGD->gdfBytesPP = 2;
  252. break;
  253. default:
  254. printf ("\t%d bpp configured, but only 8,15 and 16 supported.\n", bpp);
  255. printf ("\tSwitching back to 15bpp\n");
  256. pGD->gdfIndex = GDF_15BIT_555RGB;
  257. pGD->gdfBytesPP = 2;
  258. }
  259. /* Setup dot clock (internal pll, division rate) */
  260. DISP_WR_REG (0x0100, div);
  261. /* L0 init */
  262. cf = (pGD->gdfBytesPP == 1) ? 0x00000000 : 0x80000000;
  263. DISP_WR_REG (0x0020, ((pGD->winSizeX * pGD->gdfBytesPP)/64)<<16 |
  264. (pGD->winSizeY-1) |
  265. cf);
  266. DISP_WR_REG (0x0024, 0x00000000);
  267. DISP_WR_REG (0x0028, 0x00000000);
  268. DISP_WR_REG (0x002c, 0x00000000);
  269. DISP_WR_REG (0x0110, 0x00000000);
  270. DISP_WR_REG (0x0114, 0x00000000);
  271. DISP_WR_REG (0x0118, (pGD->winSizeY-1)<<16 | pGD->winSizeX);
  272. /* Display timing init */
  273. DISP_WR_REG (0x0004, (pGD->winSizeX+res_mode->left_margin+res_mode->right_margin+res_mode->hsync_len-1)<<16);
  274. DISP_WR_REG (0x0008, (pGD->winSizeX-1) << 16 | (pGD->winSizeX-1));
  275. DISP_WR_REG (0x000c, (res_mode->vsync_len-1)<<24|(res_mode->hsync_len-1)<<16|(pGD->winSizeX+res_mode->right_margin-1));
  276. DISP_WR_REG (0x0010, (pGD->winSizeY+res_mode->lower_margin+res_mode->upper_margin+res_mode->vsync_len-1)<<16);
  277. DISP_WR_REG (0x0014, (pGD->winSizeY-1) << 16 | (pGD->winSizeY+res_mode->lower_margin-1));
  278. DISP_WR_REG (0x0018, 0x00000000);
  279. DISP_WR_REG (0x001c, pGD->winSizeY << 16 | pGD->winSizeX);
  280. /* Display enable, L0 layer */
  281. DISP_WR_REG (0x0100, 0x80010000 | div);
  282. return pGD->frameAdrs;
  283. }
  284. #endif
  285. void *video_hw_init (void)
  286. {
  287. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  288. printf ("Video: Fujitsu ");
  289. memset (pGD, 0, sizeof (GraphicDevice));
  290. #if defined(CONFIG_VIDEO_CORALP)
  291. if (card_init () == 0) {
  292. return (NULL);
  293. }
  294. #else
  295. /* Preliminary init of the onboard graphic controller,
  296. retrieve base address */
  297. if ((pGD->frameAdrs = board_video_init ()) == 0) {
  298. printf ("Controller not found!\n");
  299. return (NULL);
  300. } else
  301. printf("Lime\n");
  302. #endif
  303. de_init ();
  304. #if !defined(CONFIG_VIDEO_CORALP)
  305. board_disp_init();
  306. #endif
  307. #if defined(CONFIG_LWMON5)
  308. /* Lamp on */
  309. board_backlight_switch (1);
  310. #endif
  311. return pGD;
  312. }
  313. /*
  314. * Set a RGB color in the LUT
  315. */
  316. void video_set_lut (unsigned int index, unsigned char r, unsigned char g, unsigned char b)
  317. {
  318. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  319. L0PAL_WR_REG (index, (r << 16) | (g << 8) | (b));
  320. }
  321. /*
  322. * Drawing engine Fill and BitBlt screen region
  323. */
  324. void video_hw_rectfill (unsigned int bpp, unsigned int dst_x, unsigned int dst_y,
  325. unsigned int dim_x, unsigned int dim_y, unsigned int color)
  326. {
  327. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  328. de_wait_slots (3);
  329. DE_WR_REG (0x0480, color);
  330. DE_WR_FIFO (0x09410000);
  331. DE_WR_FIFO ((dst_y << 16) | dst_x);
  332. DE_WR_FIFO ((dim_y << 16) | dim_x);
  333. de_wait ();
  334. }
  335. void video_hw_bitblt (unsigned int bpp, unsigned int src_x, unsigned int src_y,
  336. unsigned int dst_x, unsigned int dst_y, unsigned int width,
  337. unsigned int height)
  338. {
  339. GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
  340. unsigned int ctrl = 0x0d000000L;
  341. if (src_x >= dst_x && src_y >= dst_y)
  342. ctrl |= 0x00440000L;
  343. else if (src_x >= dst_x && src_y <= dst_y)
  344. ctrl |= 0x00460000L;
  345. else if (src_x <= dst_x && src_y >= dst_y)
  346. ctrl |= 0x00450000L;
  347. else
  348. ctrl |= 0x00470000L;
  349. de_wait_slots (4);
  350. DE_WR_FIFO (ctrl);
  351. DE_WR_FIFO ((src_y << 16) | src_x);
  352. DE_WR_FIFO ((dst_y << 16) | dst_x);
  353. DE_WR_FIFO ((height << 16) | width);
  354. de_wait (); /* sync */
  355. }
  356. #endif /* CONFIG_VIDEO_MB862xx */