IDS8247.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * (C) Copyright 2005
  3. * Heiko Schocher, DENX Software Engineering, <hs@denx.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  33. #define CONFIG_MPC8272_FAMILY 1
  34. #define CONFIG_IDS8247 1
  35. #define CPU_ID_STR "MPC8247"
  36. #define CONFIG_CPM2 1 /* Has a CPM2 */
  37. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  38. #define CONFIG_BOOTCOUNT_LIMIT
  39. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  40. #undef CONFIG_BOOTARGS
  41. #define CONFIG_EXTRA_ENV_SETTINGS \
  42. "netdev=eth0\0" \
  43. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  44. "nfsroot=${serverip}:${rootpath}\0" \
  45. "ramargs=setenv bootargs root=/dev/ram rw " \
  46. "console=ttyS0,115200\0" \
  47. "addip=setenv bootargs ${bootargs} " \
  48. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  49. ":${hostname}:${netdev}:off panic=1\0" \
  50. "flash_nfs=run nfsargs addip;" \
  51. "bootm ${kernel_addr}\0" \
  52. "flash_self=run ramargs addip;" \
  53. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  54. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  55. "rootpath=/opt/eldk/ppc_82xx\0" \
  56. "bootfile=/tftpboot/IDS8247/uImage\0" \
  57. "kernel_addr=ff800000\0" \
  58. "ramdisk_addr=ffa00000\0" \
  59. ""
  60. #define CONFIG_BOOTCOMMAND "run flash_self"
  61. #define CONFIG_MISC_INIT_R 1
  62. /* enable I2C and select the hardware/software driver */
  63. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  64. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  65. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  66. #define CFG_I2C_SLAVE 0x7F
  67. /*
  68. * Software (bit-bang) I2C driver configuration
  69. */
  70. #define I2C_PORT 0 /* Port A=0, B=1, C=2, D=3 */
  71. #define I2C_ACTIVE (iop->pdir |= 0x00000080)
  72. #define I2C_TRISTATE (iop->pdir &= ~0x00000080)
  73. #define I2C_READ ((iop->pdat & 0x00000080) != 0)
  74. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000080; \
  75. else iop->pdat &= ~0x00000080
  76. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000100; \
  77. else iop->pdat &= ~0x00000100
  78. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  79. #if 0
  80. #define CFG_I2C_EEPROM_ADDR 0x50
  81. #define CFG_I2C_EEPROM_ADDR_LEN 2
  82. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  83. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  84. #define CONFIG_I2C_X
  85. #endif
  86. /*
  87. * select serial console configuration
  88. * use the extern UART for the console
  89. */
  90. #define CONFIG_CONS_INDEX 1
  91. #define CONFIG_BAUDRATE 115200
  92. /*
  93. * NS16550 Configuration
  94. */
  95. #define CFG_NS16550
  96. #define CFG_NS16550_SERIAL
  97. #define CFG_NS16550_REG_SIZE 1
  98. #define CFG_NS16550_CLK 14745600
  99. #define CFG_UART_BASE 0xE0000000
  100. #define CFG_UART_SIZE 0x10000
  101. #define CFG_NS16550_COM1 (CFG_UART_BASE + 0x8000)
  102. /*
  103. * select ethernet configuration
  104. *
  105. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  106. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  107. * for FCC)
  108. *
  109. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  110. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  111. * from CONFIG_COMMANDS to remove support for networking.
  112. *
  113. */
  114. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  115. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  116. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  117. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  118. /*
  119. * - Rx-CLK is CLK13
  120. * - Tx-CLK is CLK14
  121. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  122. * - Enable Full Duplex in FSMR
  123. */
  124. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  125. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  126. # define CFG_CPMFCR_RAMTYPE 0
  127. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  128. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  129. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  130. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  131. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  132. #undef CONFIG_WATCHDOG /* watchdog disabled */
  133. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  134. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  135. /*
  136. * Command line configuration.
  137. */
  138. #include <config_cmd_default.h>
  139. #define CONFIG_CMD_DHCP
  140. #define CONFIG_CMD_NFS
  141. #define CONFIG_CMD_NAND
  142. #define CONFIG_CMD_I2C
  143. #define CONFIG_CMD_SNTP
  144. /*
  145. * Miscellaneous configurable options
  146. */
  147. #define CFG_LONGHELP /* undef to save memory */
  148. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  149. #if defined(CONFIG_CMD_KGDB)
  150. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  151. #else
  152. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  153. #endif
  154. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  155. #define CFG_MAXARGS 16 /* max number of command args */
  156. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  157. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  158. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  159. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  160. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  161. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  162. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  163. /*
  164. * For booting Linux, the board info and command line data
  165. * have to be in the first 8 MB of memory, since this is
  166. * the maximum mapped by the Linux kernel during initialization.
  167. */
  168. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  169. /* What should the base address of the main FLASH be and how big is
  170. * it (in MBytes)? This must contain TEXT_BASE from board/ids8247/config.mk
  171. * The main FLASH is whichever is connected to *CS0.
  172. */
  173. #define CFG_FLASH0_BASE 0xFFF00000
  174. #define CFG_FLASH0_SIZE 8
  175. /* Flash bank size (for preliminary settings)
  176. */
  177. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  178. /*-----------------------------------------------------------------------
  179. * FLASH organization
  180. */
  181. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  182. #define CFG_MAX_FLASH_SECT 64 /* max num of sects on one chip */
  183. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  184. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  185. /* Environment in flash */
  186. #define CFG_ENV_IS_IN_FLASH 1
  187. #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x60000)
  188. #define CFG_ENV_SIZE 0x20000
  189. #define CFG_ENV_SECT_SIZE 0x20000
  190. /*-----------------------------------------------------------------------
  191. * NAND-FLASH stuff
  192. *-----------------------------------------------------------------------
  193. */
  194. #if defined(CONFIG_CMD_NAND)
  195. #define CFG_NAND_LEGACY
  196. #define CFG_NAND0_BASE 0xE1000000
  197. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  198. #define SECTORSIZE 512
  199. #define NAND_NO_RB
  200. #define ADDR_COLUMN 1
  201. #define ADDR_PAGE 2
  202. #define ADDR_COLUMN_PAGE 3
  203. #define NAND_ChipID_UNKNOWN 0x00
  204. #define NAND_MAX_FLOORS 1
  205. #define NAND_MAX_CHIPS 1
  206. #define NAND_DISABLE_CE(nand) do \
  207. { \
  208. *(((volatile __u8 *)(nand->IO_ADDR)) + 0xc) = 0; \
  209. } while(0)
  210. #define NAND_ENABLE_CE(nand) do \
  211. { \
  212. *(((volatile __u8 *)(nand->IO_ADDR)) + 0x8) = 0; \
  213. } while(0)
  214. #define NAND_CTL_CLRALE(nandptr) do \
  215. { \
  216. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  217. } while(0)
  218. #define NAND_CTL_SETALE(nandptr) do \
  219. { \
  220. *(((volatile __u8 *)nandptr) + 0x9) = 0; \
  221. } while(0)
  222. #define NAND_CTL_CLRCLE(nandptr) do \
  223. { \
  224. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  225. } while(0)
  226. #define NAND_CTL_SETCLE(nandptr) do \
  227. { \
  228. *(((volatile __u8 *)nandptr) + 0xa) = 0; \
  229. } while(0)
  230. #ifdef NAND_NO_RB
  231. /* constant delay (see also tR in the datasheet) */
  232. #define NAND_WAIT_READY(nand) do { \
  233. udelay(12); \
  234. } while (0)
  235. #else
  236. /* use the R/B pin */
  237. #endif
  238. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x2)) = (__u8)(d); } while(0)
  239. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x1)) = (__u8)(d); } while(0)
  240. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x0)) = (__u8)d; } while(0)
  241. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)(adr + 0x0)))
  242. #endif /* CFG_CMD_NAND */
  243. /*-----------------------------------------------------------------------
  244. * Hard Reset Configuration Words
  245. *
  246. * if you change bits in the HRCW, you must also change the CFG_*
  247. * defines for the various registers affected by the HRCW e.g. changing
  248. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  249. */
  250. #define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_BMS | HRCW_ISB100 | HRCW_APPC10 | HRCW_MODCK_H1000)
  251. /* no slaves so just fill with zeros */
  252. #define CFG_HRCW_SLAVE1 0
  253. #define CFG_HRCW_SLAVE2 0
  254. #define CFG_HRCW_SLAVE3 0
  255. #define CFG_HRCW_SLAVE4 0
  256. #define CFG_HRCW_SLAVE5 0
  257. #define CFG_HRCW_SLAVE6 0
  258. #define CFG_HRCW_SLAVE7 0
  259. /*-----------------------------------------------------------------------
  260. * Internal Memory Mapped Register
  261. */
  262. #define CFG_IMMR 0xF0000000
  263. /*-----------------------------------------------------------------------
  264. * Definitions for initial stack pointer and data area (in DPRAM)
  265. */
  266. #define CFG_INIT_RAM_ADDR CFG_IMMR
  267. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  268. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  269. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  270. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  271. /*-----------------------------------------------------------------------
  272. * Start addresses for the final memory configuration
  273. * (Set up by the startup code)
  274. * Please note that CFG_SDRAM_BASE _must_ start at 0
  275. *
  276. * 60x SDRAM is mapped at CFG_SDRAM_BASE
  277. */
  278. #define CFG_SDRAM_BASE 0x00000000
  279. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  280. #define CFG_MONITOR_BASE TEXT_BASE
  281. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  282. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  283. /*
  284. * Internal Definitions
  285. *
  286. * Boot Flags
  287. */
  288. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  289. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  290. /*-----------------------------------------------------------------------
  291. * Cache Configuration
  292. */
  293. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  294. #if defined(CONFIG_CMD_KGDB)
  295. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  296. #endif
  297. /*-----------------------------------------------------------------------
  298. * HIDx - Hardware Implementation-dependent Registers 2-11
  299. *-----------------------------------------------------------------------
  300. * HID0 also contains cache control - initially enable both caches and
  301. * invalidate contents, then the final state leaves only the instruction
  302. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  303. * but Soft reset does not.
  304. *
  305. * HID1 has only read-only information - nothing to set.
  306. */
  307. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI)
  308. #define CFG_HID0_FINAL 0
  309. #define CFG_HID2 0
  310. /*-----------------------------------------------------------------------
  311. * RMR - Reset Mode Register 5-5
  312. *-----------------------------------------------------------------------
  313. * turn on Checkstop Reset Enable
  314. */
  315. #define CFG_RMR 0
  316. /*-----------------------------------------------------------------------
  317. * BCR - Bus Configuration 4-25
  318. *-----------------------------------------------------------------------
  319. */
  320. #define CFG_BCR 0
  321. /*-----------------------------------------------------------------------
  322. * SIUMCR - SIU Module Configuration 4-31
  323. *-----------------------------------------------------------------------
  324. */
  325. #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_BCTLC01)
  326. /*-----------------------------------------------------------------------
  327. * SYPCR - System Protection Control 4-35
  328. * SYPCR can only be written once after reset!
  329. *-----------------------------------------------------------------------
  330. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  331. */
  332. #if defined(CONFIG_WATCHDOG)
  333. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  334. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  335. #else
  336. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  337. SYPCR_SWRI|SYPCR_SWP)
  338. #endif /* CONFIG_WATCHDOG */
  339. /*-----------------------------------------------------------------------
  340. * TMCNTSC - Time Counter Status and Control 4-40
  341. *-----------------------------------------------------------------------
  342. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  343. * and enable Time Counter
  344. */
  345. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  346. /*-----------------------------------------------------------------------
  347. * PISCR - Periodic Interrupt Status and Control 4-42
  348. *-----------------------------------------------------------------------
  349. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  350. * Periodic timer
  351. */
  352. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  353. /*-----------------------------------------------------------------------
  354. * SCCR - System Clock Control 9-8
  355. *-----------------------------------------------------------------------
  356. * Ensure DFBRG is Divide by 16
  357. */
  358. #define CFG_SCCR (0x00000028 | SCCR_DFBRG01)
  359. /*-----------------------------------------------------------------------
  360. * RCCR - RISC Controller Configuration 13-7
  361. *-----------------------------------------------------------------------
  362. */
  363. #define CFG_RCCR 0
  364. /*
  365. * Init Memory Controller:
  366. *
  367. * Bank Bus Machine PortSz Device
  368. * ---- --- ------- ------ ------
  369. * 0 60x GPCM 16 bit FLASH
  370. * 1 60x GPCM 8 bit NAND
  371. * 2 60x SDRAM 32 bit SDRAM
  372. * 3 60x GPCM 8 bit UART
  373. *
  374. */
  375. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  376. /* Minimum mask to separate preliminary
  377. * address ranges for CS[0:2]
  378. */
  379. #define CFG_GLOBAL_SDRAM_LIMIT (32<<20) /* less than 32 MB */
  380. #define CFG_MPTPR 0x6600
  381. /*-----------------------------------------------------------------------------
  382. * Address for Mode Register Set (MRS) command
  383. *-----------------------------------------------------------------------------
  384. */
  385. #define CFG_MRS_OFFS 0x00000110
  386. /* Bank 0 - FLASH
  387. */
  388. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  389. BRx_PS_8 |\
  390. BRx_MS_GPCM_P |\
  391. BRx_V)
  392. #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
  393. ORxG_SCY_6_CLK )
  394. #if defined(CONFIG_CMD_NAND)
  395. /* Bank 1 - NAND Flash
  396. */
  397. #define CFG_NAND_BASE CFG_NAND0_BASE
  398. #define CFG_NAND_SIZE 0x8000
  399. #define CFG_OR_TIMING_NAND 0x000036
  400. #define CFG_BR1_PRELIM ((CFG_NAND_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  401. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_NAND_SIZE) | CFG_OR_TIMING_NAND )
  402. #endif
  403. /* Bank 2 - 60x bus SDRAM
  404. */
  405. #define CFG_PSRT 0x20
  406. #define CFG_LSRT 0x20
  407. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  408. BRx_PS_32 |\
  409. BRx_MS_SDRAM_P |\
  410. BRx_V)
  411. #define CFG_OR2_PRELIM CFG_OR2
  412. /* SDRAM initialization values
  413. */
  414. #define CFG_OR2 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  415. ORxS_BPD_4 |\
  416. ORxS_ROWST_PBI0_A10 |\
  417. ORxS_NUMR_12)
  418. #define CFG_PSDMR (PSDMR_SDAM_A13_IS_A5 |\
  419. PSDMR_BSMA_A15_A17 |\
  420. PSDMR_SDA10_PBI0_A11 |\
  421. PSDMR_RFRC_5_CLK |\
  422. PSDMR_PRETOACT_2W |\
  423. PSDMR_ACTTORW_2W |\
  424. PSDMR_BL |\
  425. PSDMR_LDOTOPRE_2C |\
  426. PSDMR_WRC_3C |\
  427. PSDMR_CL_3)
  428. /* Bank 3 - UART
  429. */
  430. #define CFG_BR3_PRELIM ((CFG_UART_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  431. #define CFG_OR3_PRELIM (((-CFG_UART_SIZE) & ORxG_AM_MSK) | ORxG_CSNT | ORxG_SCY_1_CLK | ORxG_TRLX )
  432. #endif /* __CONFIG_H */