board.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * board.c
  3. *
  4. * Board functions for TI AM335X based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. #include "board.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  38. /* MII mode defines */
  39. #define MII_MODE_ENABLE 0x0
  40. #define RGMII_MODE_ENABLE 0x3A
  41. /* GPIO that controls power to DDR on EVM-SK */
  42. #define GPIO_DDR_VTT_EN 7
  43. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  44. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  45. static inline int board_is_bone(void)
  46. {
  47. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  48. }
  49. static inline int board_is_bone_lt(void)
  50. {
  51. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  52. }
  53. static inline int board_is_evm_sk(void)
  54. {
  55. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  56. }
  57. static inline int board_is_idk(void)
  58. {
  59. return !strncmp(header.config, "SKU#02", 6);
  60. }
  61. static int __maybe_unused board_is_gp_evm(void)
  62. {
  63. return !strncmp("A33515BB", header.name, 8);
  64. }
  65. int board_is_evm_15_or_later(void)
  66. {
  67. return (!strncmp("A33515BB", header.name, 8) &&
  68. strncmp("1.5", header.version, 3) <= 0);
  69. }
  70. /*
  71. * Read header information from EEPROM into global structure.
  72. */
  73. static int read_eeprom(void)
  74. {
  75. /* Check if baseboard eeprom is available */
  76. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  77. puts("Could not probe the EEPROM; something fundamentally "
  78. "wrong on the I2C bus.\n");
  79. return -ENODEV;
  80. }
  81. /* read the eeprom using i2c */
  82. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  83. sizeof(header))) {
  84. puts("Could not read the EEPROM; something fundamentally"
  85. " wrong on the I2C bus.\n");
  86. return -EIO;
  87. }
  88. if (header.magic != 0xEE3355AA) {
  89. /*
  90. * read the eeprom using i2c again,
  91. * but use only a 1 byte address
  92. */
  93. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  94. (uchar *)&header, sizeof(header))) {
  95. puts("Could not read the EEPROM; something "
  96. "fundamentally wrong on the I2C bus.\n");
  97. return -EIO;
  98. }
  99. if (header.magic != 0xEE3355AA) {
  100. printf("Incorrect magic number (0x%x) in EEPROM\n",
  101. header.magic);
  102. return -EINVAL;
  103. }
  104. }
  105. return 0;
  106. }
  107. #ifdef CONFIG_SPL_BUILD
  108. static const struct ddr_data ddr2_data = {
  109. .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
  110. (MT47H128M16RT25E_RD_DQS<<20) |
  111. (MT47H128M16RT25E_RD_DQS<<10) |
  112. (MT47H128M16RT25E_RD_DQS<<0)),
  113. .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
  114. (MT47H128M16RT25E_WR_DQS<<20) |
  115. (MT47H128M16RT25E_WR_DQS<<10) |
  116. (MT47H128M16RT25E_WR_DQS<<0)),
  117. .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
  118. (MT47H128M16RT25E_PHY_WRLVL<<20) |
  119. (MT47H128M16RT25E_PHY_WRLVL<<10) |
  120. (MT47H128M16RT25E_PHY_WRLVL<<0)),
  121. .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
  122. (MT47H128M16RT25E_PHY_GATELVL<<20) |
  123. (MT47H128M16RT25E_PHY_GATELVL<<10) |
  124. (MT47H128M16RT25E_PHY_GATELVL<<0)),
  125. .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
  126. (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
  127. (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
  128. (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
  129. .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
  130. (MT47H128M16RT25E_PHY_WR_DATA<<20) |
  131. (MT47H128M16RT25E_PHY_WR_DATA<<10) |
  132. (MT47H128M16RT25E_PHY_WR_DATA<<0)),
  133. .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
  134. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  135. };
  136. static const struct cmd_control ddr2_cmd_ctrl_data = {
  137. .cmd0csratio = MT47H128M16RT25E_RATIO,
  138. .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  139. .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  140. .cmd1csratio = MT47H128M16RT25E_RATIO,
  141. .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  142. .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  143. .cmd2csratio = MT47H128M16RT25E_RATIO,
  144. .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  145. .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  146. };
  147. static const struct emif_regs ddr2_emif_reg_data = {
  148. .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
  149. .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
  150. .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
  151. .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
  152. .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
  153. .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
  154. };
  155. static const struct ddr_data ddr3_data = {
  156. .datardsratio0 = MT41J128MJT125_RD_DQS,
  157. .datawdsratio0 = MT41J128MJT125_WR_DQS,
  158. .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
  159. .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
  160. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  161. };
  162. static const struct ddr_data ddr3_beagleblack_data = {
  163. .datardsratio0 = MT41K256M16HA125E_RD_DQS,
  164. .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
  165. .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
  166. .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
  167. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  168. };
  169. static const struct ddr_data ddr3_evm_data = {
  170. .datardsratio0 = MT41J512M8RH125_RD_DQS,
  171. .datawdsratio0 = MT41J512M8RH125_WR_DQS,
  172. .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
  173. .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
  174. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  175. };
  176. static const struct cmd_control ddr3_cmd_ctrl_data = {
  177. .cmd0csratio = MT41J128MJT125_RATIO,
  178. .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  179. .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
  180. .cmd1csratio = MT41J128MJT125_RATIO,
  181. .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  182. .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
  183. .cmd2csratio = MT41J128MJT125_RATIO,
  184. .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  185. .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
  186. };
  187. static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = {
  188. .cmd0csratio = MT41K256M16HA125E_RATIO,
  189. .cmd0dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  190. .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  191. .cmd1csratio = MT41K256M16HA125E_RATIO,
  192. .cmd1dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  193. .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  194. .cmd2csratio = MT41K256M16HA125E_RATIO,
  195. .cmd2dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  196. .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  197. };
  198. static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
  199. .cmd0csratio = MT41J512M8RH125_RATIO,
  200. .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  201. .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  202. .cmd1csratio = MT41J512M8RH125_RATIO,
  203. .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  204. .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  205. .cmd2csratio = MT41J512M8RH125_RATIO,
  206. .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  207. .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  208. };
  209. static struct emif_regs ddr3_emif_reg_data = {
  210. .sdram_config = MT41J128MJT125_EMIF_SDCFG,
  211. .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
  212. .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
  213. .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
  214. .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
  215. .zq_config = MT41J128MJT125_ZQ_CFG,
  216. .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
  217. PHY_EN_DYN_PWRDN,
  218. };
  219. static struct emif_regs ddr3_beagleblack_emif_reg_data = {
  220. .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
  221. .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
  222. .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
  223. .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
  224. .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
  225. .zq_config = MT41K256M16HA125E_ZQ_CFG,
  226. .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
  227. };
  228. static struct emif_regs ddr3_evm_emif_reg_data = {
  229. .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
  230. .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
  231. .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
  232. .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
  233. .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
  234. .zq_config = MT41J512M8RH125_ZQ_CFG,
  235. .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
  236. PHY_EN_DYN_PWRDN,
  237. };
  238. #ifdef CONFIG_SPL_OS_BOOT
  239. int spl_start_uboot(void)
  240. {
  241. /* break into full u-boot on 'c' */
  242. return (serial_tstc() && serial_getc() == 'c');
  243. }
  244. #endif
  245. #endif
  246. /*
  247. * early system init of muxing and clocks.
  248. */
  249. void s_init(void)
  250. {
  251. /*
  252. * Save the boot parameters passed from romcode.
  253. * We cannot delay the saving further than this,
  254. * to prevent overwrites.
  255. */
  256. #ifdef CONFIG_SPL_BUILD
  257. save_omap_boot_params();
  258. #endif
  259. /* WDT1 is already running when the bootloader gets control
  260. * Disable it to avoid "random" resets
  261. */
  262. writel(0xAAAA, &wdtimer->wdtwspr);
  263. while (readl(&wdtimer->wdtwwps) != 0x0)
  264. ;
  265. writel(0x5555, &wdtimer->wdtwspr);
  266. while (readl(&wdtimer->wdtwwps) != 0x0)
  267. ;
  268. #ifdef CONFIG_SPL_BUILD
  269. /* Setup the PLLs and the clocks for the peripherals */
  270. pll_init();
  271. /* Enable RTC32K clock */
  272. rtc32k_enable();
  273. #ifdef CONFIG_SERIAL1
  274. enable_uart0_pin_mux();
  275. #endif /* CONFIG_SERIAL1 */
  276. #ifdef CONFIG_SERIAL2
  277. enable_uart1_pin_mux();
  278. #endif /* CONFIG_SERIAL2 */
  279. #ifdef CONFIG_SERIAL3
  280. enable_uart2_pin_mux();
  281. #endif /* CONFIG_SERIAL3 */
  282. #ifdef CONFIG_SERIAL4
  283. enable_uart3_pin_mux();
  284. #endif /* CONFIG_SERIAL4 */
  285. #ifdef CONFIG_SERIAL5
  286. enable_uart4_pin_mux();
  287. #endif /* CONFIG_SERIAL5 */
  288. #ifdef CONFIG_SERIAL6
  289. enable_uart5_pin_mux();
  290. #endif /* CONFIG_SERIAL6 */
  291. uart_soft_reset();
  292. gd = &gdata;
  293. preloader_console_init();
  294. /* Initalize the board header */
  295. enable_i2c0_pin_mux();
  296. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  297. if (read_eeprom() < 0)
  298. puts("Could not get board ID.\n");
  299. enable_board_pin_mux(&header);
  300. if (board_is_evm_sk()) {
  301. /*
  302. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  303. * This is safe enough to do on older revs.
  304. */
  305. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  306. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  307. }
  308. if (board_is_evm_sk())
  309. config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
  310. &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
  311. else if (board_is_bone_lt())
  312. config_ddr(400, MT41K256M16HA125E_IOCTRL_VALUE,
  313. &ddr3_beagleblack_data,
  314. &ddr3_beagleblack_cmd_ctrl_data,
  315. &ddr3_beagleblack_emif_reg_data, 0);
  316. else if (board_is_evm_15_or_later())
  317. config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data,
  318. &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0);
  319. else
  320. config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
  321. &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
  322. #endif
  323. }
  324. /*
  325. * Basic board specific setup. Pinmux has been handled already.
  326. */
  327. int board_init(void)
  328. {
  329. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  330. if (read_eeprom() < 0)
  331. puts("Could not get board ID.\n");
  332. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  333. gpmc_init();
  334. return 0;
  335. }
  336. #ifdef CONFIG_BOARD_LATE_INIT
  337. int board_late_init(void)
  338. {
  339. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  340. char safe_string[HDR_NAME_LEN + 1];
  341. /* Now set variables based on the header. */
  342. strncpy(safe_string, (char *)header.name, sizeof(header.name));
  343. safe_string[sizeof(header.name)] = 0;
  344. setenv("board_name", safe_string);
  345. strncpy(safe_string, (char *)header.version, sizeof(header.version));
  346. safe_string[sizeof(header.version)] = 0;
  347. setenv("board_rev", safe_string);
  348. #endif
  349. return 0;
  350. }
  351. #endif
  352. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  353. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  354. static void cpsw_control(int enabled)
  355. {
  356. /* VTP can be added here */
  357. return;
  358. }
  359. static struct cpsw_slave_data cpsw_slaves[] = {
  360. {
  361. .slave_reg_ofs = 0x208,
  362. .sliver_reg_ofs = 0xd80,
  363. .phy_id = 0,
  364. },
  365. {
  366. .slave_reg_ofs = 0x308,
  367. .sliver_reg_ofs = 0xdc0,
  368. .phy_id = 1,
  369. },
  370. };
  371. static struct cpsw_platform_data cpsw_data = {
  372. .mdio_base = CPSW_MDIO_BASE,
  373. .cpsw_base = CPSW_BASE,
  374. .mdio_div = 0xff,
  375. .channels = 8,
  376. .cpdma_reg_ofs = 0x800,
  377. .slaves = 1,
  378. .slave_data = cpsw_slaves,
  379. .ale_reg_ofs = 0xd00,
  380. .ale_entries = 1024,
  381. .host_port_reg_ofs = 0x108,
  382. .hw_stats_reg_ofs = 0x900,
  383. .mac_control = (1 << 5),
  384. .control = cpsw_control,
  385. .host_port_num = 0,
  386. .version = CPSW_CTRL_VERSION_2,
  387. };
  388. #endif
  389. #if defined(CONFIG_DRIVER_TI_CPSW) || \
  390. (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET))
  391. int board_eth_init(bd_t *bis)
  392. {
  393. int rv, n = 0;
  394. uint8_t mac_addr[6];
  395. uint32_t mac_hi, mac_lo;
  396. /* try reading mac address from efuse */
  397. mac_lo = readl(&cdev->macid0l);
  398. mac_hi = readl(&cdev->macid0h);
  399. mac_addr[0] = mac_hi & 0xFF;
  400. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  401. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  402. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  403. mac_addr[4] = mac_lo & 0xFF;
  404. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  405. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  406. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  407. if (!getenv("ethaddr")) {
  408. printf("<ethaddr> not set. Validating first E-fuse MAC\n");
  409. if (is_valid_ether_addr(mac_addr))
  410. eth_setenv_enetaddr("ethaddr", mac_addr);
  411. }
  412. #ifdef CONFIG_DRIVER_TI_CPSW
  413. if (board_is_bone() || board_is_bone_lt() || board_is_idk()) {
  414. writel(MII_MODE_ENABLE, &cdev->miisel);
  415. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  416. PHY_INTERFACE_MODE_MII;
  417. } else {
  418. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  419. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  420. PHY_INTERFACE_MODE_RGMII;
  421. }
  422. rv = cpsw_register(&cpsw_data);
  423. if (rv < 0)
  424. printf("Error %d registering CPSW switch\n", rv);
  425. else
  426. n += rv;
  427. #endif
  428. /*
  429. *
  430. * CPSW RGMII Internal Delay Mode is not supported in all PVT
  431. * operating points. So we must set the TX clock delay feature
  432. * in the AR8051 PHY. Since we only support a single ethernet
  433. * device in U-Boot, we only do this for the first instance.
  434. */
  435. #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
  436. #define AR8051_PHY_DEBUG_DATA_REG 0x1e
  437. #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
  438. #define AR8051_RGMII_TX_CLK_DLY 0x100
  439. if (board_is_evm_sk() || board_is_gp_evm()) {
  440. const char *devname;
  441. devname = miiphy_get_current_dev();
  442. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
  443. AR8051_DEBUG_RGMII_CLK_DLY_REG);
  444. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
  445. AR8051_RGMII_TX_CLK_DLY);
  446. }
  447. #endif
  448. #if defined(CONFIG_USB_ETHER) && \
  449. (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
  450. if (is_valid_ether_addr(mac_addr))
  451. eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
  452. rv = usb_eth_initialize(bis);
  453. if (rv < 0)
  454. printf("Error %d registering USB_ETHER\n", rv);
  455. else
  456. n += rv;
  457. #endif
  458. return n;
  459. }
  460. #endif