cpu.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * (C) Copyright 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #ifndef _EXYNOS4_CPU_H
  22. #define _EXYNOS4_CPU_H
  23. #define DEVICE_NOT_AVAILABLE 0
  24. #define EXYNOS_CPU_NAME "Exynos"
  25. #define EXYNOS4_ADDR_BASE 0x10000000
  26. /* EXYNOS4 Common*/
  27. #define EXYNOS4_I2C_SPACING 0x10000
  28. #define EXYNOS4_GPIO_PART3_BASE 0x03860000
  29. #define EXYNOS4_PRO_ID 0x10000000
  30. #define EXYNOS4_SYSREG_BASE 0x10010000
  31. #define EXYNOS4_POWER_BASE 0x10020000
  32. #define EXYNOS4_SWRESET 0x10020400
  33. #define EXYNOS4_CLOCK_BASE 0x10030000
  34. #define EXYNOS4_SYSTIMER_BASE 0x10050000
  35. #define EXYNOS4_WATCHDOG_BASE 0x10060000
  36. #define EXYNOS4_TZPC_BASE 0x10110000
  37. #define EXYNOS4_MIU_BASE 0x10600000
  38. #define EXYNOS4_DMC0_BASE 0x10400000
  39. #define EXYNOS4_DMC1_BASE 0x10410000
  40. #define EXYNOS4_GPIO_PART2_BASE 0x11000000
  41. #define EXYNOS4_GPIO_PART1_BASE 0x11400000
  42. #define EXYNOS4_FIMD_BASE 0x11C00000
  43. #define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
  44. #define EXYNOS4_USBOTG_BASE 0x12480000
  45. #define EXYNOS4_MMC_BASE 0x12510000
  46. #define EXYNOS4_SROMC_BASE 0x12570000
  47. #define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
  48. #define EXYNOS4_USBPHY_BASE 0x125B0000
  49. #define EXYNOS4_UART_BASE 0x13800000
  50. #define EXYNOS4_I2C_BASE 0x13860000
  51. #define EXYNOS4_ADC_BASE 0x13910000
  52. #define EXYNOS4_SPI_BASE 0x13920000
  53. #define EXYNOS4_PWMTIMER_BASE 0x139D0000
  54. #define EXYNOS4_MODEM_BASE 0x13A00000
  55. #define EXYNOS4_USBPHY_CONTROL 0x10020704
  56. #define EXYNOS4_I2S_BASE 0xE2100000
  57. #define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
  58. #define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
  59. #define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
  60. #define EXYNOS4_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
  61. /* EXYNOS4X12 */
  62. #define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
  63. #define EXYNOS4X12_PRO_ID 0x10000000
  64. #define EXYNOS4X12_SYSREG_BASE 0x10010000
  65. #define EXYNOS4X12_POWER_BASE 0x10020000
  66. #define EXYNOS4X12_SWRESET 0x10020400
  67. #define EXYNOS4X12_USBPHY_CONTROL 0x10020704
  68. #define EXYNOS4X12_CLOCK_BASE 0x10030000
  69. #define EXYNOS4X12_SYSTIMER_BASE 0x10050000
  70. #define EXYNOS4X12_WATCHDOG_BASE 0x10060000
  71. #define EXYNOS4X12_TZPC_BASE 0x10110000
  72. #define EXYNOS4X12_DMC0_BASE 0x10600000
  73. #define EXYNOS4X12_DMC1_BASE 0x10610000
  74. #define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
  75. #define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
  76. #define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
  77. #define EXYNOS4X12_FIMD_BASE 0x11C00000
  78. #define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
  79. #define EXYNOS4X12_USBOTG_BASE 0x12480000
  80. #define EXYNOS4X12_MMC_BASE 0x12510000
  81. #define EXYNOS4X12_SROMC_BASE 0x12570000
  82. #define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
  83. #define EXYNOS4X12_USBPHY_BASE 0x125B0000
  84. #define EXYNOS4X12_UART_BASE 0x13800000
  85. #define EXYNOS4X12_I2C_BASE 0x13860000
  86. #define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
  87. #define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
  88. #define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
  89. #define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
  90. #define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
  91. #define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
  92. #define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
  93. #define EXYNOS4X12_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
  94. /* EXYNOS5 Common*/
  95. #define EXYNOS5_I2C_SPACING 0x10000
  96. #define EXYNOS5_GPIO_PART4_BASE 0x03860000
  97. #define EXYNOS5_PRO_ID 0x10000000
  98. #define EXYNOS5_CLOCK_BASE 0x10010000
  99. #define EXYNOS5_POWER_BASE 0x10040000
  100. #define EXYNOS5_SWRESET 0x10040400
  101. #define EXYNOS5_SYSREG_BASE 0x10050000
  102. #define EXYNOS5_TZPC_BASE 0x10100000
  103. #define EXYNOS5_WATCHDOG_BASE 0x101D0000
  104. #define EXYNOS5_ACE_SFR_BASE 0x10830000
  105. #define EXYNOS5_DMC_PHY0_BASE 0x10C00000
  106. #define EXYNOS5_DMC_PHY1_BASE 0x10C10000
  107. #define EXYNOS5_GPIO_PART3_BASE 0x10D10000
  108. #define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
  109. #define EXYNOS5_GPIO_PART1_BASE 0x11400000
  110. #define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
  111. #define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
  112. #define EXYNOS5_USBPHY_BASE 0x12130000
  113. #define EXYNOS5_USBOTG_BASE 0x12140000
  114. #define EXYNOS5_MMC_BASE 0x12200000
  115. #define EXYNOS5_SROMC_BASE 0x12250000
  116. #define EXYNOS5_UART_BASE 0x12C00000
  117. #define EXYNOS5_I2C_BASE 0x12C60000
  118. #define EXYNOS5_SPI_BASE 0x12D20000
  119. #define EXYNOS5_I2S_BASE 0x12D60000
  120. #define EXYNOS5_PWMTIMER_BASE 0x12DD0000
  121. #define EXYNOS5_SPI_ISP_BASE 0x131A0000
  122. #define EXYNOS5_GPIO_PART2_BASE 0x13400000
  123. #define EXYNOS5_FIMD_BASE 0x14400000
  124. #define EXYNOS5_DP_BASE 0x145B0000
  125. #define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
  126. #define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
  127. #ifndef __ASSEMBLY__
  128. #include <asm/io.h>
  129. /* CPU detection macros */
  130. extern unsigned int s5p_cpu_id;
  131. extern unsigned int s5p_cpu_rev;
  132. static inline int s5p_get_cpu_rev(void)
  133. {
  134. return s5p_cpu_rev;
  135. }
  136. static inline void s5p_set_cpu_id(void)
  137. {
  138. unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
  139. switch (pro_id) {
  140. case 0x200:
  141. /* Exynos4210 EVT0 */
  142. s5p_cpu_id = 0x4210;
  143. s5p_cpu_rev = 0;
  144. break;
  145. case 0x210:
  146. /* Exynos4210 EVT1 */
  147. s5p_cpu_id = 0x4210;
  148. break;
  149. case 0x412:
  150. /* Exynos4412 */
  151. s5p_cpu_id = 0x4412;
  152. break;
  153. case 0x520:
  154. /* Exynos5250 */
  155. s5p_cpu_id = 0x5250;
  156. break;
  157. }
  158. }
  159. static inline char *s5p_get_cpu_name(void)
  160. {
  161. return EXYNOS_CPU_NAME;
  162. }
  163. #define IS_SAMSUNG_TYPE(type, id) \
  164. static inline int cpu_is_##type(void) \
  165. { \
  166. return (s5p_cpu_id >> 12) == id; \
  167. }
  168. IS_SAMSUNG_TYPE(exynos4, 0x4)
  169. IS_SAMSUNG_TYPE(exynos5, 0x5)
  170. #define IS_EXYNOS_TYPE(type, id) \
  171. static inline int proid_is_##type(void) \
  172. { \
  173. return s5p_cpu_id == id; \
  174. }
  175. IS_EXYNOS_TYPE(exynos4210, 0x4210)
  176. IS_EXYNOS_TYPE(exynos4412, 0x4412)
  177. IS_EXYNOS_TYPE(exynos5250, 0x5250)
  178. #define SAMSUNG_BASE(device, base) \
  179. static inline unsigned int samsung_get_base_##device(void) \
  180. { \
  181. if (cpu_is_exynos4()) { \
  182. if (proid_is_exynos4412()) \
  183. return EXYNOS4X12_##base; \
  184. return EXYNOS4_##base; \
  185. } else if (cpu_is_exynos5()) { \
  186. return EXYNOS5_##base; \
  187. } \
  188. return 0; \
  189. }
  190. SAMSUNG_BASE(adc, ADC_BASE)
  191. SAMSUNG_BASE(clock, CLOCK_BASE)
  192. SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
  193. SAMSUNG_BASE(dp, DP_BASE)
  194. SAMSUNG_BASE(sysreg, SYSREG_BASE)
  195. SAMSUNG_BASE(fimd, FIMD_BASE)
  196. SAMSUNG_BASE(i2c, I2C_BASE)
  197. SAMSUNG_BASE(i2s, I2S_BASE)
  198. SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
  199. SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
  200. SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
  201. SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
  202. SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
  203. SAMSUNG_BASE(pro_id, PRO_ID)
  204. SAMSUNG_BASE(mmc, MMC_BASE)
  205. SAMSUNG_BASE(modem, MODEM_BASE)
  206. SAMSUNG_BASE(sromc, SROMC_BASE)
  207. SAMSUNG_BASE(swreset, SWRESET)
  208. SAMSUNG_BASE(timer, PWMTIMER_BASE)
  209. SAMSUNG_BASE(uart, UART_BASE)
  210. SAMSUNG_BASE(usb_phy, USBPHY_BASE)
  211. SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
  212. SAMSUNG_BASE(usb_otg, USBOTG_BASE)
  213. SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
  214. SAMSUNG_BASE(power, POWER_BASE)
  215. SAMSUNG_BASE(spi, SPI_BASE)
  216. SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
  217. SAMSUNG_BASE(tzpc, TZPC_BASE)
  218. #endif
  219. #endif /* _EXYNOS4_CPU_H */