clocks.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _CLOCKS_OMAP4_H_
  26. #define _CLOCKS_OMAP4_H_
  27. #include <common.h>
  28. /*
  29. * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per
  30. * loop, allow for a minimum of 2 ms wait (in reality the wait will be
  31. * much more than that)
  32. */
  33. #define LDELAY 1000000
  34. #define CM_CLKMODE_DPLL_CORE 0x4A004120
  35. #define CM_CLKMODE_DPLL_PER 0x4A008140
  36. #define CM_CLKMODE_DPLL_MPU 0x4A004160
  37. #define CM_CLKSEL_CORE 0x4A004100
  38. struct omap4_prcm_regs {
  39. /* cm1.ckgen */
  40. u32 cm_clksel_core;
  41. u32 pad001[1];
  42. u32 cm_clksel_abe;
  43. u32 pad002[1];
  44. u32 cm_dll_ctrl;
  45. u32 pad003[3];
  46. u32 cm_clkmode_dpll_core;
  47. u32 cm_idlest_dpll_core;
  48. u32 cm_autoidle_dpll_core;
  49. u32 cm_clksel_dpll_core;
  50. u32 cm_div_m2_dpll_core;
  51. u32 cm_div_m3_dpll_core;
  52. u32 cm_div_m4_dpll_core;
  53. u32 cm_div_m5_dpll_core;
  54. u32 cm_div_m6_dpll_core;
  55. u32 cm_div_m7_dpll_core;
  56. u32 cm_ssc_deltamstep_dpll_core;
  57. u32 cm_ssc_modfreqdiv_dpll_core;
  58. u32 cm_emu_override_dpll_core;
  59. u32 pad004[3];
  60. u32 cm_clkmode_dpll_mpu;
  61. u32 cm_idlest_dpll_mpu;
  62. u32 cm_autoidle_dpll_mpu;
  63. u32 cm_clksel_dpll_mpu;
  64. u32 cm_div_m2_dpll_mpu;
  65. u32 pad005[5];
  66. u32 cm_ssc_deltamstep_dpll_mpu;
  67. u32 cm_ssc_modfreqdiv_dpll_mpu;
  68. u32 pad006[3];
  69. u32 cm_bypclk_dpll_mpu;
  70. u32 cm_clkmode_dpll_iva;
  71. u32 cm_idlest_dpll_iva;
  72. u32 cm_autoidle_dpll_iva;
  73. u32 cm_clksel_dpll_iva;
  74. u32 pad007[2];
  75. u32 cm_div_m4_dpll_iva;
  76. u32 cm_div_m5_dpll_iva;
  77. u32 pad008[2];
  78. u32 cm_ssc_deltamstep_dpll_iva;
  79. u32 cm_ssc_modfreqdiv_dpll_iva;
  80. u32 pad009[3];
  81. u32 cm_bypclk_dpll_iva;
  82. u32 cm_clkmode_dpll_abe;
  83. u32 cm_idlest_dpll_abe;
  84. u32 cm_autoidle_dpll_abe;
  85. u32 cm_clksel_dpll_abe;
  86. u32 cm_div_m2_dpll_abe;
  87. u32 cm_div_m3_dpll_abe;
  88. u32 pad010[4];
  89. u32 cm_ssc_deltamstep_dpll_abe;
  90. u32 cm_ssc_modfreqdiv_dpll_abe;
  91. u32 pad011[4];
  92. u32 cm_clkmode_dpll_ddrphy;
  93. u32 cm_idlest_dpll_ddrphy;
  94. u32 cm_autoidle_dpll_ddrphy;
  95. u32 cm_clksel_dpll_ddrphy;
  96. u32 cm_div_m2_dpll_ddrphy;
  97. u32 pad012[1];
  98. u32 cm_div_m4_dpll_ddrphy;
  99. u32 cm_div_m5_dpll_ddrphy;
  100. u32 cm_div_m6_dpll_ddrphy;
  101. u32 pad013[1];
  102. u32 cm_ssc_deltamstep_dpll_ddrphy;
  103. u32 pad014[5];
  104. u32 cm_shadow_freq_config1;
  105. u32 pad0141[47];
  106. u32 cm_mpu_mpu_clkctrl;
  107. /* cm1.dsp */
  108. u32 pad015[55];
  109. u32 cm_dsp_clkstctrl;
  110. u32 pad016[7];
  111. u32 cm_dsp_dsp_clkctrl;
  112. /* cm1.abe */
  113. u32 pad017[55];
  114. u32 cm1_abe_clkstctrl;
  115. u32 pad018[7];
  116. u32 cm1_abe_l4abe_clkctrl;
  117. u32 pad019[1];
  118. u32 cm1_abe_aess_clkctrl;
  119. u32 pad020[1];
  120. u32 cm1_abe_pdm_clkctrl;
  121. u32 pad021[1];
  122. u32 cm1_abe_dmic_clkctrl;
  123. u32 pad022[1];
  124. u32 cm1_abe_mcasp_clkctrl;
  125. u32 pad023[1];
  126. u32 cm1_abe_mcbsp1_clkctrl;
  127. u32 pad024[1];
  128. u32 cm1_abe_mcbsp2_clkctrl;
  129. u32 pad025[1];
  130. u32 cm1_abe_mcbsp3_clkctrl;
  131. u32 pad026[1];
  132. u32 cm1_abe_slimbus_clkctrl;
  133. u32 pad027[1];
  134. u32 cm1_abe_timer5_clkctrl;
  135. u32 pad028[1];
  136. u32 cm1_abe_timer6_clkctrl;
  137. u32 pad029[1];
  138. u32 cm1_abe_timer7_clkctrl;
  139. u32 pad030[1];
  140. u32 cm1_abe_timer8_clkctrl;
  141. u32 pad031[1];
  142. u32 cm1_abe_wdt3_clkctrl;
  143. /* cm2.ckgen */
  144. u32 pad032[3805];
  145. u32 cm_clksel_mpu_m3_iss_root;
  146. u32 cm_clksel_usb_60mhz;
  147. u32 cm_scale_fclk;
  148. u32 pad033[1];
  149. u32 cm_core_dvfs_perf1;
  150. u32 cm_core_dvfs_perf2;
  151. u32 cm_core_dvfs_perf3;
  152. u32 cm_core_dvfs_perf4;
  153. u32 pad034[1];
  154. u32 cm_core_dvfs_current;
  155. u32 cm_iva_dvfs_perf_tesla;
  156. u32 cm_iva_dvfs_perf_ivahd;
  157. u32 cm_iva_dvfs_perf_abe;
  158. u32 pad035[1];
  159. u32 cm_iva_dvfs_current;
  160. u32 pad036[1];
  161. u32 cm_clkmode_dpll_per;
  162. u32 cm_idlest_dpll_per;
  163. u32 cm_autoidle_dpll_per;
  164. u32 cm_clksel_dpll_per;
  165. u32 cm_div_m2_dpll_per;
  166. u32 cm_div_m3_dpll_per;
  167. u32 cm_div_m4_dpll_per;
  168. u32 cm_div_m5_dpll_per;
  169. u32 cm_div_m6_dpll_per;
  170. u32 cm_div_m7_dpll_per;
  171. u32 cm_ssc_deltamstep_dpll_per;
  172. u32 cm_ssc_modfreqdiv_dpll_per;
  173. u32 cm_emu_override_dpll_per;
  174. u32 pad037[3];
  175. u32 cm_clkmode_dpll_usb;
  176. u32 cm_idlest_dpll_usb;
  177. u32 cm_autoidle_dpll_usb;
  178. u32 cm_clksel_dpll_usb;
  179. u32 cm_div_m2_dpll_usb;
  180. u32 pad038[5];
  181. u32 cm_ssc_deltamstep_dpll_usb;
  182. u32 cm_ssc_modfreqdiv_dpll_usb;
  183. u32 pad039[1];
  184. u32 cm_clkdcoldo_dpll_usb;
  185. u32 pad040[2];
  186. u32 cm_clkmode_dpll_unipro;
  187. u32 cm_idlest_dpll_unipro;
  188. u32 cm_autoidle_dpll_unipro;
  189. u32 cm_clksel_dpll_unipro;
  190. u32 cm_div_m2_dpll_unipro;
  191. u32 pad041[5];
  192. u32 cm_ssc_deltamstep_dpll_unipro;
  193. u32 cm_ssc_modfreqdiv_dpll_unipro;
  194. /* cm2.core */
  195. u32 pad0411[324];
  196. u32 cm_l3_1_clkstctrl;
  197. u32 pad042[1];
  198. u32 cm_l3_1_dynamicdep;
  199. u32 pad043[5];
  200. u32 cm_l3_1_l3_1_clkctrl;
  201. u32 pad044[55];
  202. u32 cm_l3_2_clkstctrl;
  203. u32 pad045[1];
  204. u32 cm_l3_2_dynamicdep;
  205. u32 pad046[5];
  206. u32 cm_l3_2_l3_2_clkctrl;
  207. u32 pad047[1];
  208. u32 cm_l3_2_gpmc_clkctrl;
  209. u32 pad048[1];
  210. u32 cm_l3_2_ocmc_ram_clkctrl;
  211. u32 pad049[51];
  212. u32 cm_mpu_m3_clkstctrl;
  213. u32 cm_mpu_m3_staticdep;
  214. u32 cm_mpu_m3_dynamicdep;
  215. u32 pad050[5];
  216. u32 cm_mpu_m3_mpu_m3_clkctrl;
  217. u32 pad051[55];
  218. u32 cm_sdma_clkstctrl;
  219. u32 cm_sdma_staticdep;
  220. u32 cm_sdma_dynamicdep;
  221. u32 pad052[5];
  222. u32 cm_sdma_sdma_clkctrl;
  223. u32 pad053[55];
  224. u32 cm_memif_clkstctrl;
  225. u32 pad054[7];
  226. u32 cm_memif_dmm_clkctrl;
  227. u32 pad055[1];
  228. u32 cm_memif_emif_fw_clkctrl;
  229. u32 pad056[1];
  230. u32 cm_memif_emif_1_clkctrl;
  231. u32 pad057[1];
  232. u32 cm_memif_emif_2_clkctrl;
  233. u32 pad058[1];
  234. u32 cm_memif_dll_clkctrl;
  235. u32 pad059[3];
  236. u32 cm_memif_emif_h1_clkctrl;
  237. u32 pad060[1];
  238. u32 cm_memif_emif_h2_clkctrl;
  239. u32 pad061[1];
  240. u32 cm_memif_dll_h_clkctrl;
  241. u32 pad062[39];
  242. u32 cm_c2c_clkstctrl;
  243. u32 cm_c2c_staticdep;
  244. u32 cm_c2c_dynamicdep;
  245. u32 pad063[5];
  246. u32 cm_c2c_sad2d_clkctrl;
  247. u32 pad064[1];
  248. u32 cm_c2c_modem_icr_clkctrl;
  249. u32 pad065[1];
  250. u32 cm_c2c_sad2d_fw_clkctrl;
  251. u32 pad066[51];
  252. u32 cm_l4cfg_clkstctrl;
  253. u32 pad067[1];
  254. u32 cm_l4cfg_dynamicdep;
  255. u32 pad068[5];
  256. u32 cm_l4cfg_l4_cfg_clkctrl;
  257. u32 pad069[1];
  258. u32 cm_l4cfg_hw_sem_clkctrl;
  259. u32 pad070[1];
  260. u32 cm_l4cfg_mailbox_clkctrl;
  261. u32 pad071[1];
  262. u32 cm_l4cfg_sar_rom_clkctrl;
  263. u32 pad072[49];
  264. u32 cm_l3instr_clkstctrl;
  265. u32 pad073[7];
  266. u32 cm_l3instr_l3_3_clkctrl;
  267. u32 pad074[1];
  268. u32 cm_l3instr_l3_instr_clkctrl;
  269. u32 pad075[5];
  270. u32 cm_l3instr_intrconn_wp1_clkctrl;
  271. /* cm2.ivahd */
  272. u32 pad076[47];
  273. u32 cm_ivahd_clkstctrl;
  274. u32 pad077[7];
  275. u32 cm_ivahd_ivahd_clkctrl;
  276. u32 pad078[1];
  277. u32 cm_ivahd_sl2_clkctrl;
  278. /* cm2.cam */
  279. u32 pad079[53];
  280. u32 cm_cam_clkstctrl;
  281. u32 pad080[7];
  282. u32 cm_cam_iss_clkctrl;
  283. u32 pad081[1];
  284. u32 cm_cam_fdif_clkctrl;
  285. /* cm2.dss */
  286. u32 pad082[53];
  287. u32 cm_dss_clkstctrl;
  288. u32 pad083[7];
  289. u32 cm_dss_dss_clkctrl;
  290. /* cm2.sgx */
  291. u32 pad084[55];
  292. u32 cm_sgx_clkstctrl;
  293. u32 pad085[7];
  294. u32 cm_sgx_sgx_clkctrl;
  295. /* cm2.l3init */
  296. u32 pad086[55];
  297. u32 cm_l3init_clkstctrl;
  298. /* cm2.l3init */
  299. u32 pad087[9];
  300. u32 cm_l3init_hsmmc1_clkctrl;
  301. u32 pad088[1];
  302. u32 cm_l3init_hsmmc2_clkctrl;
  303. u32 pad089[1];
  304. u32 cm_l3init_hsi_clkctrl;
  305. u32 pad090[7];
  306. u32 cm_l3init_hsusbhost_clkctrl;
  307. u32 pad091[1];
  308. u32 cm_l3init_hsusbotg_clkctrl;
  309. u32 pad092[1];
  310. u32 cm_l3init_hsusbtll_clkctrl;
  311. u32 pad093[3];
  312. u32 cm_l3init_p1500_clkctrl;
  313. u32 pad094[21];
  314. u32 cm_l3init_fsusb_clkctrl;
  315. u32 pad095[3];
  316. u32 cm_l3init_usbphy_clkctrl;
  317. /* cm2.l4per */
  318. u32 pad096[7];
  319. u32 cm_l4per_clkstctrl;
  320. u32 pad097[1];
  321. u32 cm_l4per_dynamicdep;
  322. u32 pad098[5];
  323. u32 cm_l4per_adc_clkctrl;
  324. u32 pad100[1];
  325. u32 cm_l4per_gptimer10_clkctrl;
  326. u32 pad101[1];
  327. u32 cm_l4per_gptimer11_clkctrl;
  328. u32 pad102[1];
  329. u32 cm_l4per_gptimer2_clkctrl;
  330. u32 pad103[1];
  331. u32 cm_l4per_gptimer3_clkctrl;
  332. u32 pad104[1];
  333. u32 cm_l4per_gptimer4_clkctrl;
  334. u32 pad105[1];
  335. u32 cm_l4per_gptimer9_clkctrl;
  336. u32 pad106[1];
  337. u32 cm_l4per_elm_clkctrl;
  338. u32 pad107[1];
  339. u32 cm_l4per_gpio2_clkctrl;
  340. u32 pad108[1];
  341. u32 cm_l4per_gpio3_clkctrl;
  342. u32 pad109[1];
  343. u32 cm_l4per_gpio4_clkctrl;
  344. u32 pad110[1];
  345. u32 cm_l4per_gpio5_clkctrl;
  346. u32 pad111[1];
  347. u32 cm_l4per_gpio6_clkctrl;
  348. u32 pad112[1];
  349. u32 cm_l4per_hdq1w_clkctrl;
  350. u32 pad113[1];
  351. u32 cm_l4per_hecc1_clkctrl;
  352. u32 pad114[1];
  353. u32 cm_l4per_hecc2_clkctrl;
  354. u32 pad115[1];
  355. u32 cm_l4per_i2c1_clkctrl;
  356. u32 pad116[1];
  357. u32 cm_l4per_i2c2_clkctrl;
  358. u32 pad117[1];
  359. u32 cm_l4per_i2c3_clkctrl;
  360. u32 pad118[1];
  361. u32 cm_l4per_i2c4_clkctrl;
  362. u32 pad119[1];
  363. u32 cm_l4per_l4per_clkctrl;
  364. u32 pad1191[3];
  365. u32 cm_l4per_mcasp2_clkctrl;
  366. u32 pad120[1];
  367. u32 cm_l4per_mcasp3_clkctrl;
  368. u32 pad121[1];
  369. u32 cm_l4per_mcbsp4_clkctrl;
  370. u32 pad122[1];
  371. u32 cm_l4per_mgate_clkctrl;
  372. u32 pad123[1];
  373. u32 cm_l4per_mcspi1_clkctrl;
  374. u32 pad124[1];
  375. u32 cm_l4per_mcspi2_clkctrl;
  376. u32 pad125[1];
  377. u32 cm_l4per_mcspi3_clkctrl;
  378. u32 pad126[1];
  379. u32 cm_l4per_mcspi4_clkctrl;
  380. u32 pad127[5];
  381. u32 cm_l4per_mmcsd3_clkctrl;
  382. u32 pad128[1];
  383. u32 cm_l4per_mmcsd4_clkctrl;
  384. u32 pad129[1];
  385. u32 cm_l4per_msprohg_clkctrl;
  386. u32 pad130[1];
  387. u32 cm_l4per_slimbus2_clkctrl;
  388. u32 pad131[1];
  389. u32 cm_l4per_uart1_clkctrl;
  390. u32 pad132[1];
  391. u32 cm_l4per_uart2_clkctrl;
  392. u32 pad133[1];
  393. u32 cm_l4per_uart3_clkctrl;
  394. u32 pad134[1];
  395. u32 cm_l4per_uart4_clkctrl;
  396. u32 pad135[1];
  397. u32 cm_l4per_mmcsd5_clkctrl;
  398. u32 pad136[1];
  399. u32 cm_l4per_i2c5_clkctrl;
  400. u32 pad137[5];
  401. u32 cm_l4sec_clkstctrl;
  402. u32 cm_l4sec_staticdep;
  403. u32 cm_l4sec_dynamicdep;
  404. u32 pad138[5];
  405. u32 cm_l4sec_aes1_clkctrl;
  406. u32 pad139[1];
  407. u32 cm_l4sec_aes2_clkctrl;
  408. u32 pad140[1];
  409. u32 cm_l4sec_des3des_clkctrl;
  410. u32 pad141[1];
  411. u32 cm_l4sec_pkaeip29_clkctrl;
  412. u32 pad142[1];
  413. u32 cm_l4sec_rng_clkctrl;
  414. u32 pad143[1];
  415. u32 cm_l4sec_sha2md51_clkctrl;
  416. u32 pad144[3];
  417. u32 cm_l4sec_cryptodma_clkctrl;
  418. u32 pad145[776841];
  419. /* l4 wkup regs */
  420. u32 pad201[6211];
  421. u32 cm_abe_pll_ref_clksel;
  422. u32 cm_sys_clksel;
  423. u32 pad202[1467];
  424. u32 cm_wkup_clkstctrl;
  425. u32 pad203[7];
  426. u32 cm_wkup_l4wkup_clkctrl;
  427. u32 pad204;
  428. u32 cm_wkup_wdtimer1_clkctrl;
  429. u32 pad205;
  430. u32 cm_wkup_wdtimer2_clkctrl;
  431. u32 pad206;
  432. u32 cm_wkup_gpio1_clkctrl;
  433. u32 pad207;
  434. u32 cm_wkup_gptimer1_clkctrl;
  435. u32 pad208;
  436. u32 cm_wkup_gptimer12_clkctrl;
  437. u32 pad209;
  438. u32 cm_wkup_synctimer_clkctrl;
  439. u32 pad210;
  440. u32 cm_wkup_usim_clkctrl;
  441. u32 pad211;
  442. u32 cm_wkup_sarram_clkctrl;
  443. u32 pad212[5];
  444. u32 cm_wkup_keyboard_clkctrl;
  445. u32 pad213;
  446. u32 cm_wkup_rtc_clkctrl;
  447. u32 pad214;
  448. u32 cm_wkup_bandgap_clkctrl;
  449. u32 pad215[197];
  450. u32 prm_vc_val_bypass;
  451. u32 prm_vc_cfg_channel;
  452. u32 prm_vc_cfg_i2c_mode;
  453. u32 prm_vc_cfg_i2c_clk;
  454. };
  455. /* DPLL register offsets */
  456. #define CM_CLKMODE_DPLL 0
  457. #define CM_IDLEST_DPLL 0x4
  458. #define CM_AUTOIDLE_DPLL 0x8
  459. #define CM_CLKSEL_DPLL 0xC
  460. #define CM_DIV_M2_DPLL 0x10
  461. #define CM_DIV_M3_DPLL 0x14
  462. #define CM_DIV_M4_DPLL 0x18
  463. #define CM_DIV_M5_DPLL 0x1C
  464. #define CM_DIV_M6_DPLL 0x20
  465. #define CM_DIV_M7_DPLL 0x24
  466. #define DPLL_CLKOUT_DIV_MASK 0x1F /* post-divider mask */
  467. /* CM_CLKMODE_DPLL */
  468. #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11
  469. #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11)
  470. #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10
  471. #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10)
  472. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9
  473. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9)
  474. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8
  475. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  476. #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5
  477. #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5)
  478. #define CM_CLKMODE_DPLL_EN_SHIFT 0
  479. #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0)
  480. #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0
  481. #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7
  482. #define DPLL_EN_STOP 1
  483. #define DPLL_EN_MN_BYPASS 4
  484. #define DPLL_EN_LOW_POWER_BYPASS 5
  485. #define DPLL_EN_FAST_RELOCK_BYPASS 6
  486. #define DPLL_EN_LOCK 7
  487. /* CM_IDLEST_DPLL fields */
  488. #define ST_DPLL_CLK_MASK 1
  489. /* CM_CLKSEL_DPLL */
  490. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT 24
  491. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK (0xFF << 24)
  492. #define CM_CLKSEL_DPLL_M_SHIFT 8
  493. #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8)
  494. #define CM_CLKSEL_DPLL_N_SHIFT 0
  495. #define CM_CLKSEL_DPLL_N_MASK 0x7F
  496. #define CM_CLKSEL_DCC_EN_SHIFT 22
  497. #define CM_CLKSEL_DCC_EN_MASK (1 << 22)
  498. #define OMAP4_DPLL_MAX_N 127
  499. /* CM_SYS_CLKSEL */
  500. #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK 7
  501. /* CM_CLKSEL_CORE */
  502. #define CLKSEL_CORE_SHIFT 0
  503. #define CLKSEL_L3_SHIFT 4
  504. #define CLKSEL_L4_SHIFT 8
  505. #define CLKSEL_CORE_X2_DIV_1 0
  506. #define CLKSEL_L3_CORE_DIV_2 1
  507. #define CLKSEL_L4_L3_DIV_2 1
  508. /* CM_ABE_PLL_REF_CLKSEL */
  509. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT 0
  510. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK 1
  511. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK 0
  512. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK 1
  513. /* CM_BYPCLK_DPLL_IVA */
  514. #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT 0
  515. #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK 3
  516. #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2 1
  517. /* CM_SHADOW_FREQ_CONFIG1 */
  518. #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK 1
  519. #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK 4
  520. #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK 8
  521. #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT 8
  522. #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK (7 << 8)
  523. #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT 11
  524. #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK (0x1F << 11)
  525. /*CM_<clock_domain>__CLKCTRL */
  526. #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0
  527. #define CD_CLKCTRL_CLKTRCTRL_MASK 3
  528. #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0
  529. #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1
  530. #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2
  531. #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO 3
  532. /* CM_<clock_domain>_<module>_CLKCTRL */
  533. #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0
  534. #define MODULE_CLKCTRL_MODULEMODE_MASK 3
  535. #define MODULE_CLKCTRL_IDLEST_SHIFT 16
  536. #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16)
  537. #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0
  538. #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO 1
  539. #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2
  540. #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0
  541. #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1
  542. #define MODULE_CLKCTRL_IDLEST_IDLE 2
  543. #define MODULE_CLKCTRL_IDLEST_DISABLED 3
  544. /* CM_L4PER_GPIO4_CLKCTRL */
  545. #define GPIO4_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  546. /* CM_L3INIT_HSMMCn_CLKCTRL */
  547. #define HSMMC_CLKCTRL_CLKSEL_MASK (1 << 24)
  548. /* CM_WKUP_GPTIMER1_CLKCTRL */
  549. #define GPTIMER1_CLKCTRL_CLKSEL_MASK (1 << 24)
  550. /* CM_CAM_ISS_CLKCTRL */
  551. #define ISS_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  552. /* CM_DSS_DSS_CLKCTRL */
  553. #define DSS_CLKCTRL_OPTFCLKEN_MASK 0xF00
  554. /* CM_L3INIT_USBPHY_CLKCTRL */
  555. #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK 8
  556. /* CM_MPU_MPU_CLKCTRL */
  557. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT 24
  558. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK (1 << 24)
  559. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT 25
  560. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK (1 << 25)
  561. /* Clock frequencies */
  562. #define OMAP_SYS_CLK_FREQ_38_4_MHZ 38400000
  563. #define OMAP_SYS_CLK_IND_38_4_MHZ 6
  564. #define OMAP_32K_CLK_FREQ 32768
  565. /* PRM_VC_CFG_I2C_CLK */
  566. #define PRM_VC_CFG_I2C_CLK_SCLH_SHIFT 0
  567. #define PRM_VC_CFG_I2C_CLK_SCLH_MASK 0xFF
  568. #define PRM_VC_CFG_I2C_CLK_SCLL_SHIFT 8
  569. #define PRM_VC_CFG_I2C_CLK_SCLL_MASK (0xFF << 8)
  570. /* PRM_VC_VAL_BYPASS */
  571. #define PRM_VC_I2C_CHANNEL_FREQ_KHZ 400
  572. #define PRM_VC_VAL_BYPASS_VALID_BIT 0x1000000
  573. #define PRM_VC_VAL_BYPASS_SLAVEADDR_SHIFT 0
  574. #define PRM_VC_VAL_BYPASS_SLAVEADDR_MASK 0x7F
  575. #define PRM_VC_VAL_BYPASS_REGADDR_SHIFT 8
  576. #define PRM_VC_VAL_BYPASS_REGADDR_MASK 0xFF
  577. #define PRM_VC_VAL_BYPASS_DATA_SHIFT 16
  578. #define PRM_VC_VAL_BYPASS_DATA_MASK 0xFF
  579. /* SMPS */
  580. #define SMPS_I2C_SLAVE_ADDR 0x12
  581. #define SMPS_REG_ADDR_VCORE1 0x55
  582. #define SMPS_REG_ADDR_VCORE2 0x5B
  583. #define SMPS_REG_ADDR_VCORE3 0x61
  584. #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV 607700
  585. #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV 709000
  586. /* TPS */
  587. #define TPS62361_I2C_SLAVE_ADDR 0x60
  588. #define TPS62361_REG_ADDR_SET0 0x0
  589. #define TPS62361_REG_ADDR_SET1 0x1
  590. #define TPS62361_REG_ADDR_SET2 0x2
  591. #define TPS62361_REG_ADDR_SET3 0x3
  592. #define TPS62361_REG_ADDR_CTRL 0x4
  593. #define TPS62361_REG_ADDR_TEMP 0x5
  594. #define TPS62361_REG_ADDR_RMP_CTRL 0x6
  595. #define TPS62361_REG_ADDR_CHIP_ID 0x8
  596. #define TPS62361_REG_ADDR_CHIP_ID_2 0x9
  597. #define TPS62361_BASE_VOLT_MV 500
  598. #define TPS62361_VSEL0_GPIO 7
  599. /* Defines for DPLL setup */
  600. #define DPLL_LOCKED_FREQ_TOLERANCE_0 0
  601. #define DPLL_LOCKED_FREQ_TOLERANCE_500_KHZ 500
  602. #define DPLL_LOCKED_FREQ_TOLERANCE_1_MHZ 1000
  603. #define DPLL_NO_LOCK 0
  604. #define DPLL_LOCK 1
  605. #define NUM_SYS_CLKS 7
  606. struct dpll_regs {
  607. u32 cm_clkmode_dpll;
  608. u32 cm_idlest_dpll;
  609. u32 cm_autoidle_dpll;
  610. u32 cm_clksel_dpll;
  611. u32 cm_div_m2_dpll;
  612. u32 cm_div_m3_dpll;
  613. u32 cm_div_m4_dpll;
  614. u32 cm_div_m5_dpll;
  615. u32 cm_div_m6_dpll;
  616. u32 cm_div_m7_dpll;
  617. };
  618. /* DPLL parameter table */
  619. struct dpll_params {
  620. u32 m;
  621. u32 n;
  622. s8 m2;
  623. s8 m3;
  624. s8 m4;
  625. s8 m5;
  626. s8 m6;
  627. s8 m7;
  628. };
  629. #endif /* _CLOCKS_OMAP4_H_ */