release.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. * Kumar Gala <kumar.gala@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <mpc85xx.h>
  25. #include <version.h>
  26. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. /* To boot secondary cpus, we need a place for them to start up.
  32. * Normally, they start at 0xfffffffc, but that's usually the
  33. * firmware, and we don't want to have to run the firmware again.
  34. * Instead, the primary cpu will set the BPTR to point here to
  35. * this page. We then set up the core, and head to
  36. * start_secondary. Note that this means that the code below
  37. * must never exceed 1023 instructions (the branch at the end
  38. * would then be the 1024th).
  39. */
  40. .globl __secondary_start_page
  41. .align 12
  42. __secondary_start_page:
  43. /* First do some preliminary setup */
  44. lis r3, HID0_EMCP@h /* enable machine check */
  45. #ifndef CONFIG_E500MC
  46. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  47. #endif
  48. #ifdef CONFIG_PHYS_64BIT
  49. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  50. #endif
  51. mtspr SPRN_HID0,r3
  52. #ifndef CONFIG_E500MC
  53. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  54. mtspr SPRN_HID1,r3
  55. #endif
  56. /* Enable branch prediction */
  57. li r3,0x201
  58. mtspr SPRN_BUCSR,r3
  59. /* Ensure TB is 0 */
  60. li r3,0
  61. mttbl r3
  62. mttbu r3
  63. /* Enable/invalidate the I-Cache */
  64. lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
  65. ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
  66. mtspr SPRN_L1CSR1,r2
  67. 1:
  68. mfspr r3,SPRN_L1CSR1
  69. and. r1,r3,r2
  70. bne 1b
  71. lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
  72. ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
  73. mtspr SPRN_L1CSR1,r3
  74. isync
  75. 2:
  76. mfspr r3,SPRN_L1CSR1
  77. andi. r1,r3,L1CSR1_ICE@l
  78. beq 2b
  79. /* Enable/invalidate the D-Cache */
  80. lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
  81. ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
  82. mtspr SPRN_L1CSR0,r2
  83. 1:
  84. mfspr r3,SPRN_L1CSR0
  85. and. r1,r3,r2
  86. bne 1b
  87. lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
  88. ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
  89. mtspr SPRN_L1CSR0,r3
  90. isync
  91. 2:
  92. mfspr r3,SPRN_L1CSR0
  93. andi. r1,r3,L1CSR0_DCE@l
  94. beq 2b
  95. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  96. /* get our PIR to figure out our table entry */
  97. lis r3,toreset(__spin_table)@h
  98. ori r3,r3,toreset(__spin_table)@l
  99. /* r10 has the base address for the entry */
  100. mfspr r0,SPRN_PIR
  101. #ifdef CONFIG_E500MC
  102. rlwinm r4,r0,27,27,31
  103. #else
  104. mr r4,r0
  105. #endif
  106. slwi r8,r4,5
  107. add r10,r3,r8
  108. #if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
  109. /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
  110. slwi r8,r4,1
  111. addi r8,r8,32
  112. mtspr L1CSR2,r8
  113. #endif
  114. #ifdef CONFIG_BACKSIDE_L2_CACHE
  115. /* Enable/invalidate the L2 cache */
  116. msync
  117. lis r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@h
  118. ori r2,r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@l
  119. mtspr SPRN_L2CSR0,r2
  120. 1:
  121. mfspr r3,SPRN_L2CSR0
  122. and. r1,r3,r2
  123. bne 1b
  124. #ifdef CONFIG_SYS_CACHE_STASHING
  125. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  126. addi r3,r8,1
  127. mtspr SPRN_L2CSR1,r3
  128. #endif
  129. lis r3,CONFIG_SYS_INIT_L2CSR0@h
  130. ori r3,r3,CONFIG_SYS_INIT_L2CSR0@l
  131. mtspr SPRN_L2CSR0,r3
  132. isync
  133. 2:
  134. mfspr r3,SPRN_L2CSR0
  135. andis. r1,r3,L2CSR0_L2E@h
  136. beq 2b
  137. #endif
  138. #define EPAPR_MAGIC (0x45504150)
  139. #define ENTRY_ADDR_UPPER 0
  140. #define ENTRY_ADDR_LOWER 4
  141. #define ENTRY_R3_UPPER 8
  142. #define ENTRY_R3_LOWER 12
  143. #define ENTRY_RESV 16
  144. #define ENTRY_PIR 20
  145. #define ENTRY_R6_UPPER 24
  146. #define ENTRY_R6_LOWER 28
  147. #define ENTRY_SIZE 32
  148. /* setup the entry */
  149. li r3,0
  150. li r8,1
  151. stw r0,ENTRY_PIR(r10)
  152. stw r3,ENTRY_ADDR_UPPER(r10)
  153. stw r8,ENTRY_ADDR_LOWER(r10)
  154. stw r3,ENTRY_R3_UPPER(r10)
  155. stw r4,ENTRY_R3_LOWER(r10)
  156. stw r3,ENTRY_R6_UPPER(r10)
  157. stw r3,ENTRY_R6_LOWER(r10)
  158. /* load r13 with the address of the 'bootpg' in SDRAM */
  159. lis r13,toreset(__bootpg_addr)@h
  160. ori r13,r13,toreset(__bootpg_addr)@l
  161. lwz r13,0(r13)
  162. /* setup mapping for AS = 1, and jump there */
  163. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  164. mtspr SPRN_MAS0,r11
  165. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  166. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  167. mtspr SPRN_MAS1,r11
  168. oris r11,r13,(MAS2_I|MAS2_G)@h
  169. ori r11,r13,(MAS2_I|MAS2_G)@l
  170. mtspr SPRN_MAS2,r11
  171. oris r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@h
  172. ori r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@l
  173. mtspr SPRN_MAS3,r11
  174. tlbwe
  175. bl 1f
  176. 1: mflr r11
  177. /*
  178. * OR in 0xfff to create a mask of the bootpg SDRAM address. We use
  179. * this mask to fixup the cpu spin table and the address that we want
  180. * to jump to, eg change them from 0xfffffxxx to 0x7ffffxxx if the
  181. * bootpg is at 0x7ffff000 in SDRAM.
  182. */
  183. ori r13,r13,0xfff
  184. and r11, r11, r13
  185. and r10, r10, r13
  186. addi r11,r11,(2f-1b)
  187. mfmsr r13
  188. ori r12,r13,MSR_IS|MSR_DS@l
  189. mtspr SPRN_SRR0,r11
  190. mtspr SPRN_SRR1,r12
  191. rfi
  192. /* spin waiting for addr */
  193. 2:
  194. lwz r4,ENTRY_ADDR_LOWER(r10)
  195. andi. r11,r4,1
  196. bne 2b
  197. isync
  198. /* setup IVORs to match fixed offsets */
  199. #include "fixed_ivor.S"
  200. /* get the upper bits of the addr */
  201. lwz r11,ENTRY_ADDR_UPPER(r10)
  202. /* setup branch addr */
  203. mtspr SPRN_SRR0,r4
  204. /* mark the entry as released */
  205. li r8,3
  206. stw r8,ENTRY_ADDR_LOWER(r10)
  207. /* mask by ~64M to setup our tlb we will jump to */
  208. rlwinm r12,r4,0,0,5
  209. /* setup r3, r4, r5, r6, r7, r8, r9 */
  210. lwz r3,ENTRY_R3_LOWER(r10)
  211. li r4,0
  212. li r5,0
  213. lwz r6,ENTRY_R6_LOWER(r10)
  214. lis r7,(64*1024*1024)@h
  215. li r8,0
  216. li r9,0
  217. /* load up the pir */
  218. lwz r0,ENTRY_PIR(r10)
  219. mtspr SPRN_PIR,r0
  220. mfspr r0,SPRN_PIR
  221. stw r0,ENTRY_PIR(r10)
  222. mtspr IVPR,r12
  223. /*
  224. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  225. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  226. * second mapping that maps addr 1:1 for 64M, and then we jump to
  227. * addr
  228. */
  229. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  230. mtspr SPRN_MAS0,r10
  231. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  232. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  233. mtspr SPRN_MAS1,r10
  234. /* WIMGE = 0b00000 for now */
  235. mtspr SPRN_MAS2,r12
  236. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  237. mtspr SPRN_MAS3,r12
  238. #ifdef CONFIG_ENABLE_36BIT_PHYS
  239. mtspr SPRN_MAS7,r11
  240. #endif
  241. tlbwe
  242. /* Now we have another mapping for this page, so we jump to that
  243. * mapping
  244. */
  245. mtspr SPRN_SRR1,r13
  246. rfi
  247. /*
  248. * Allocate some space for the SDRAM address of the bootpg.
  249. * This variable has to be in the boot page so that it can
  250. * be accessed by secondary cores when they come out of reset.
  251. */
  252. .globl __bootpg_addr
  253. __bootpg_addr:
  254. .long 0
  255. .align L1_CACHE_SHIFT
  256. .globl __spin_table
  257. __spin_table:
  258. .space CONFIG_MAX_CPUS*ENTRY_SIZE
  259. /* Fill in the empty space. The actual reset vector is
  260. * the last word of the page */
  261. __secondary_start_code_end:
  262. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  263. __secondary_reset_vector:
  264. b __secondary_start_page