start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * armboot - Startup Code for SA1100 CPU
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <asm-offsets.h>
  28. #include <config.h>
  29. #include <version.h>
  30. /*
  31. *************************************************************************
  32. *
  33. * Jump vector table as in table 3.1 in [1]
  34. *
  35. *************************************************************************
  36. */
  37. .globl _start
  38. _start: b reset
  39. ldr pc, _undefined_instruction
  40. ldr pc, _software_interrupt
  41. ldr pc, _prefetch_abort
  42. ldr pc, _data_abort
  43. ldr pc, _not_used
  44. ldr pc, _irq
  45. ldr pc, _fiq
  46. _undefined_instruction: .word undefined_instruction
  47. _software_interrupt: .word software_interrupt
  48. _prefetch_abort: .word prefetch_abort
  49. _data_abort: .word data_abort
  50. _not_used: .word not_used
  51. _irq: .word irq
  52. _fiq: .word fiq
  53. .balignl 16,0xdeadbeef
  54. /*
  55. *************************************************************************
  56. *
  57. * Startup Code (reset vector)
  58. *
  59. * do important init only if we don't start from memory!
  60. * relocate armboot to ram
  61. * setup stack
  62. * jump to second stage
  63. *
  64. *************************************************************************
  65. */
  66. .globl _TEXT_BASE
  67. _TEXT_BASE:
  68. .word CONFIG_SYS_TEXT_BASE
  69. /*
  70. * These are defined in the board-specific linker script.
  71. * Subtracting _start from them lets the linker put their
  72. * relative position in the executable instead of leaving
  73. * them null.
  74. */
  75. .globl _bss_start_ofs
  76. _bss_start_ofs:
  77. .word __bss_start - _start
  78. .globl _bss_end_ofs
  79. _bss_end_ofs:
  80. .word _end - _start
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  92. .globl IRQ_STACK_START_IN
  93. IRQ_STACK_START_IN:
  94. .word 0x0badc0de
  95. /*
  96. * the actual reset code
  97. */
  98. reset:
  99. /*
  100. * set the cpu to SVC32 mode
  101. */
  102. mrs r0,cpsr
  103. bic r0,r0,#0x1f
  104. orr r0,r0,#0xd3
  105. msr cpsr,r0
  106. /*
  107. * we do sys-critical inits only at reboot,
  108. * not when booting from ram!
  109. */
  110. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  111. bl cpu_init_crit
  112. #endif
  113. /* Set stackpointer in internal RAM to call board_init_f */
  114. call_board_init_f:
  115. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  116. ldr r0,=0x00000000
  117. bl board_init_f
  118. /*------------------------------------------------------------------------------*/
  119. /*
  120. * void relocate_code (addr_sp, gd, addr_moni)
  121. *
  122. * This "function" does not return, instead it continues in RAM
  123. * after relocating the monitor code.
  124. *
  125. */
  126. .globl relocate_code
  127. relocate_code:
  128. mov r4, r0 /* save addr_sp */
  129. mov r5, r1 /* save addr of gd */
  130. mov r6, r2 /* save addr of destination */
  131. mov r7, r2 /* save addr of destination */
  132. /* Set up the stack */
  133. stack_setup:
  134. mov sp, r4
  135. adr r0, _start
  136. ldr r2, _TEXT_BASE
  137. ldr r3, _bss_start_ofs
  138. add r2, r0, r3 /* r2 <- source end address */
  139. cmp r0, r6
  140. beq clear_bss
  141. copy_loop:
  142. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  143. stmia r6!, {r9-r10} /* copy to target address [r1] */
  144. cmp r0, r2 /* until source end address [r2] */
  145. blo copy_loop
  146. #ifndef CONFIG_PRELOADER
  147. /*
  148. * fix .rel.dyn relocations
  149. */
  150. ldr r0, _TEXT_BASE /* r0 <- Text base */
  151. sub r9, r7, r0 /* r9 <- relocation offset */
  152. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  153. add r10, r10, r0 /* r10 <- sym table in FLASH */
  154. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  155. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  156. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  157. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  158. fixloop:
  159. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  160. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  161. ldr r1, [r2, #4]
  162. and r8, r1, #0xff
  163. cmp r8, #23 /* relative fixup? */
  164. beq fixrel
  165. cmp r8, #2 /* absolute fixup? */
  166. beq fixabs
  167. /* ignore unknown type of fixup */
  168. b fixnext
  169. fixabs:
  170. /* absolute fix: set location to (offset) symbol value */
  171. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  172. add r1, r10, r1 /* r1 <- address of symbol in table */
  173. ldr r1, [r1, #4] /* r1 <- symbol value */
  174. add r1, r9 /* r1 <- relocated sym addr */
  175. b fixnext
  176. fixrel:
  177. /* relative fix: increase location by offset */
  178. ldr r1, [r0]
  179. add r1, r1, r9
  180. fixnext:
  181. str r1, [r0]
  182. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  183. cmp r2, r3
  184. blo fixloop
  185. #endif
  186. clear_bss:
  187. #ifndef CONFIG_PRELOADER
  188. ldr r0, _bss_start_ofs
  189. ldr r1, _bss_end_ofs
  190. ldr r3, _TEXT_BASE /* Text base */
  191. mov r4, r7 /* reloc addr */
  192. add r0, r0, r4
  193. add r1, r1, r4
  194. mov r2, #0x00000000 /* clear */
  195. clbss_l:str r2, [r0] /* clear loop... */
  196. add r0, r0, #4
  197. cmp r0, r1
  198. bne clbss_l
  199. #endif
  200. /*
  201. * We are done. Do not return, instead branch to second part of board
  202. * initialization, now running from RAM.
  203. */
  204. ldr r0, _board_init_r_ofs
  205. adr r1, _start
  206. add lr, r0, r1
  207. add lr, lr, r9
  208. /* setup parameters for board_init_r */
  209. mov r0, r5 /* gd_t */
  210. mov r1, r7 /* dest_addr */
  211. /* jump to it ... */
  212. mov pc, lr
  213. _board_init_r_ofs:
  214. .word board_init_r - _start
  215. _rel_dyn_start_ofs:
  216. .word __rel_dyn_start - _start
  217. _rel_dyn_end_ofs:
  218. .word __rel_dyn_end - _start
  219. _dynsym_start_ofs:
  220. .word __dynsym_start - _start
  221. /*
  222. *************************************************************************
  223. *
  224. * CPU_init_critical registers
  225. *
  226. * setup important registers
  227. * setup memory timing
  228. *
  229. *************************************************************************
  230. */
  231. /* Interupt-Controller base address */
  232. IC_BASE: .word 0x90050000
  233. #define ICMR 0x04
  234. /* Reset-Controller */
  235. RST_BASE: .word 0x90030000
  236. #define RSRR 0x00
  237. #define RCSR 0x04
  238. /* PWR */
  239. PWR_BASE: .word 0x90020000
  240. #define PSPR 0x08
  241. #define PPCR 0x14
  242. cpuspeed: .word CONFIG_SYS_CPUSPEED
  243. cpu_init_crit:
  244. /*
  245. * mask all IRQs
  246. */
  247. ldr r0, IC_BASE
  248. mov r1, #0x00
  249. str r1, [r0, #ICMR]
  250. /* set clock speed */
  251. ldr r0, PWR_BASE
  252. ldr r1, cpuspeed
  253. str r1, [r0, #PPCR]
  254. /*
  255. * before relocating, we have to setup RAM timing
  256. * because memory timing is board-dependend, you will
  257. * find a lowlevel_init.S in your board directory.
  258. */
  259. mov ip, lr
  260. bl lowlevel_init
  261. mov lr, ip
  262. /*
  263. * disable MMU stuff and enable I-cache
  264. */
  265. mrc p15,0,r0,c1,c0
  266. bic r0, r0, #0x00002000 @ clear bit 13 (X)
  267. bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM)
  268. orr r0, r0, #0x00001000 @ set bit 12 (I) Icache
  269. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  270. mcr p15,0,r0,c1,c0
  271. /*
  272. * flush v4 I/D caches
  273. */
  274. mov r0, #0
  275. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  276. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  277. mov pc, lr
  278. /*
  279. *************************************************************************
  280. *
  281. * Interrupt handling
  282. *
  283. *************************************************************************
  284. */
  285. @
  286. @ IRQ stack frame.
  287. @
  288. #define S_FRAME_SIZE 72
  289. #define S_OLD_R0 68
  290. #define S_PSR 64
  291. #define S_PC 60
  292. #define S_LR 56
  293. #define S_SP 52
  294. #define S_IP 48
  295. #define S_FP 44
  296. #define S_R10 40
  297. #define S_R9 36
  298. #define S_R8 32
  299. #define S_R7 28
  300. #define S_R6 24
  301. #define S_R5 20
  302. #define S_R4 16
  303. #define S_R3 12
  304. #define S_R2 8
  305. #define S_R1 4
  306. #define S_R0 0
  307. #define MODE_SVC 0x13
  308. #define I_BIT 0x80
  309. /*
  310. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  311. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  312. */
  313. .macro bad_save_user_regs
  314. sub sp, sp, #S_FRAME_SIZE
  315. stmia sp, {r0 - r12} @ Calling r0-r12
  316. add r8, sp, #S_PC
  317. ldr r2, IRQ_STACK_START_IN
  318. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  319. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  320. add r5, sp, #S_SP
  321. mov r1, lr
  322. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  323. mov r0, sp
  324. .endm
  325. .macro irq_save_user_regs
  326. sub sp, sp, #S_FRAME_SIZE
  327. stmia sp, {r0 - r12} @ Calling r0-r12
  328. add r8, sp, #S_PC
  329. stmdb r8, {sp, lr}^ @ Calling SP, LR
  330. str lr, [r8, #0] @ Save calling PC
  331. mrs r6, spsr
  332. str r6, [r8, #4] @ Save CPSR
  333. str r0, [r8, #8] @ Save OLD_R0
  334. mov r0, sp
  335. .endm
  336. .macro irq_restore_user_regs
  337. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  338. mov r0, r0
  339. ldr lr, [sp, #S_PC] @ Get PC
  340. add sp, sp, #S_FRAME_SIZE
  341. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  342. .endm
  343. .macro get_bad_stack
  344. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  345. str lr, [r13] @ save caller lr / spsr
  346. mrs lr, spsr
  347. str lr, [r13, #4]
  348. mov r13, #MODE_SVC @ prepare SVC-Mode
  349. msr spsr_c, r13
  350. mov lr, pc
  351. movs pc, lr
  352. .endm
  353. .macro get_irq_stack @ setup IRQ stack
  354. ldr sp, IRQ_STACK_START
  355. .endm
  356. .macro get_fiq_stack @ setup FIQ stack
  357. ldr sp, FIQ_STACK_START
  358. .endm
  359. /*
  360. * exception handlers
  361. */
  362. .align 5
  363. undefined_instruction:
  364. get_bad_stack
  365. bad_save_user_regs
  366. bl do_undefined_instruction
  367. .align 5
  368. software_interrupt:
  369. get_bad_stack
  370. bad_save_user_regs
  371. bl do_software_interrupt
  372. .align 5
  373. prefetch_abort:
  374. get_bad_stack
  375. bad_save_user_regs
  376. bl do_prefetch_abort
  377. .align 5
  378. data_abort:
  379. get_bad_stack
  380. bad_save_user_regs
  381. bl do_data_abort
  382. .align 5
  383. not_used:
  384. get_bad_stack
  385. bad_save_user_regs
  386. bl do_not_used
  387. #ifdef CONFIG_USE_IRQ
  388. .align 5
  389. irq:
  390. get_irq_stack
  391. irq_save_user_regs
  392. bl do_irq
  393. irq_restore_user_regs
  394. .align 5
  395. fiq:
  396. get_fiq_stack
  397. /* someone ought to write a more effiction fiq_save_user_regs */
  398. irq_save_user_regs
  399. bl do_fiq
  400. irq_restore_user_regs
  401. #else
  402. .align 5
  403. irq:
  404. get_bad_stack
  405. bad_save_user_regs
  406. bl do_irq
  407. .align 5
  408. fiq:
  409. get_bad_stack
  410. bad_save_user_regs
  411. bl do_fiq
  412. #endif
  413. .align 5
  414. .globl reset_cpu
  415. reset_cpu:
  416. ldr r0, RST_BASE
  417. mov r1, #0x0 @ set bit 3-0 ...
  418. str r1, [r0, #RCSR] @ ... to clear in RCSR
  419. mov r1, #0x1
  420. str r1, [r0, #RSRR] @ and perform reset
  421. b reset_cpu @ silly, but repeat endlessly